### ACS8530 SETS

DATASHEET

Synchronous Equipment Timing Source for Stratum 2/3E Systems

#### ADVANCED COMMUNICATIONS

#### Description

The ACS8530 is a highly integrated, single-chip solution for the Synchronous Equipment Timing Source (SETS) function in a SONET or SDH Network Element. The device generates SONET or SDH Equipment Clocks (SEC) and Frame Synchronization clocks. The ACS8530 is fully compliant with the required international specifications and standards.

EMTECH

The device supports Free-run, Locked and Holdover modes. It also supports all three types of reference clock source: recovered line clock, PDH network, and node synchronization. The ACS8530 generates independent SEC and BITS clocks, an 8 kHz Frame Synchronization clock and a 2 kHz Multi-Frame Synchronization clock.

Two ACS8530 devices can be used together in a Master/ Slave configuration mode allowing system protection against a single ACS8530 failure.

A microprocessor port is incorporated, providing access to the configuration and status registers for device setup and monitoring. The ACS8530 supports IEEE 1149.1<sup>[5]</sup> JTAG boundary scan.

#### Block Diagram

#### Features

**FINAL** 

#### Suitable for Stratum 2, 3E, 3, 4E and 4 and SONET Minimum Clock (SMC) or SONET/SDH Equipment Clock (SEC) applications (to Telcordia 1244-CORE<sup>[19]</sup> Stratum 3E, and GR-253<sup>[17]</sup>, and ITU-T G.812<sup>[10]</sup> Type III and G.813<sup>[11]</sup> specifications)

- Accepts 14 individual input reference clocks, all with robust input clock source quality monitoring
- Simultaneously generates nine output clocks, plus two sync pulse outputs
- Absolute Holdover accuracy better than 3 x 10<sup>-10</sup> (manual), 7.5 x 10<sup>-14</sup> (instantaneous); Holdover stability defined by choice of external XO
- Programmable PLL bandwidth, for wander and jitter tracking/attenuation, 0.5 mHz to 70 Hz in 18 steps
- Automatic hit-less source switchover on loss of input
- Phase Transient Protection and Phase Build-out on locked to reference and on reference switching
- Microprocessor interface Intel, Motorola, Serial, Multiplexed, or boot from EPROM
- Output phase adjustment in 6 ps steps up to ±200 ns
- ◆ IEEE 1149.1 JTAG<sup>[5]</sup> Boundary Scan
- Single 3.3 V operation. 5 V tolerant
- Available in LQFP 100 package
- Lead (Pb) free version available (ACS8530T), RoHS and WEEE compliant.



Figure 1 Block Diagram of the ACS8530 SETS



#### Table of Contents

| F١ | N    | A | 1  |
|----|------|---|----|
|    | II V |   | L_ |

#### DATASHEET

Page

#### Section

| Description                                                                                                  | 1        |
|--------------------------------------------------------------------------------------------------------------|----------|
| Block Diagram                                                                                                |          |
| Features                                                                                                     |          |
| Table of Contents                                                                                            |          |
| Pin Diagram                                                                                                  |          |
| Pin Description                                                                                              |          |
| Introduction                                                                                                 |          |
| General Description                                                                                          |          |
| Overview                                                                                                     |          |
| Input Reference Clock Ports                                                                                  |          |
| Locking Frequency Modes                                                                                      |          |
| PECL/LVDS/AMI Input Port Selection                                                                           |          |
| Clock Quality Monitoring                                                                                     |          |
| Activity Monitoring                                                                                          |          |
| Frequency Monitoring                                                                                         |          |
| Selection of Input Reference Clock Source                                                                    | 14       |
| Forced Control Selection                                                                                     |          |
| Automatic Control Selection                                                                                  |          |
| Ultra Fast Switching                                                                                         | 15       |
| Fast External Switching Mode-SCRSW Pin                                                                       | 16       |
| Output Clock Phase Continuity on Source Switchover                                                           | 16       |
| Output Clock Phase Continuity on Source Switchover<br>Modes of Operation<br>Free-run Mode                    | 16       |
| Free-run Mode                                                                                                | 16       |
| Pre-locked Mode                                                                                              |          |
| Locked Mode                                                                                                  |          |
| Lost-phase Mode                                                                                              |          |
| Holdover Mode                                                                                                |          |
| Pre-locked2 Mode                                                                                             |          |
| DPLL Architecture and Configuration<br>TO DPLL Main Features                                                 | 20       |
|                                                                                                              |          |
| T4 DPLL Main Features                                                                                        |          |
| TO DPLL Automatic Bandwidth Controls<br>Phase Detectors                                                      |          |
|                                                                                                              |          |
| Phase Lock/Loss Detection                                                                                    |          |
| Damping Factor Programmability<br>Local Oscillator Clock                                                     | 22       |
| Output Wander                                                                                                |          |
| Jitter and Wander Transfer                                                                                   | ZJ       |
| Phase Build-out                                                                                              |          |
| Input to Output Phase Adjustment                                                                             |          |
| Input Wander and Jitter Tolerance.                                                                           |          |
| Using the DPLLs for Accurate Frequency and Phase Reporting                                                   |          |
| Configuration for Redundancy Protection                                                                      |          |
| Alignment of Priority Tables in Master and Slave ACS8530                                                     | 30       |
| T4 Generation in Master and Slave ACS8530                                                                    | 30<br>30 |
| Alignment of the Output Clock Phases in Master and Slave ACS8530                                             |          |
| Mightherit of the output clock r hases in Master and Slave Accoustion and FrSync and FrSync Alignment-SYNC2K |          |
| Output Clock Ports                                                                                           |          |
| PECL/LVDS/AMI Output Port Selection                                                                          |          |
| Output Frequency Selection and Configuration                                                                 |          |
|                                                                                                              |          |



## ACS8530 SETS

| ADVANCED COMMUNICATIONS                   | FINAL | DATASHEET |
|-------------------------------------------|-------|-----------|
| Section                                   |       | Page      |
| Microprocessor Interface                  |       |           |
| Introduction to Microprocessor Modes      |       |           |
| Motorola Mode                             |       |           |
| Intel Mode                                |       |           |
| Multiplexed Mode                          |       |           |
| Serial Mode                               |       |           |
| EPROM Mode                                |       |           |
| Power-On Reset                            |       |           |
| Register Map                              |       |           |
| Register Organization                     |       |           |
| Multi-word Registers                      |       |           |
| Register Access                           |       |           |
| Interrupt Enable and Clear                |       |           |
| Defaults                                  |       |           |
| Register Descriptions                     |       |           |
| Electrical Specifications                 |       |           |
| JTAG                                      |       |           |
| Over-voltage Protection                   |       |           |
| ESD Protection                            |       |           |
| Latchup Protection                        |       |           |
| Maximum Ratings                           |       |           |
| Operating Conditions                      |       |           |
| DC Characteristics                        |       |           |
| DC Characteristics: AMI Input/Output Port |       |           |
| Jitter Performance                        |       |           |
| Input/Output Timing                       |       |           |
| Package Information                       |       |           |
| Thermal Conditions                        |       |           |
| Application Information                   |       |           |
| References                                |       |           |
| Abbreviations                             |       |           |
| Trademark Acknowledgements                |       |           |
| Revision Status/History                   |       |           |
| Notes                                     |       |           |
| Ordering Information                      |       |           |
| Disclaimers                               |       |           |
| Contacts                                  |       | 152       |



FINAL

DATASHEET

Pin Diagram

Figure 2 ACS8530 Pin Diagram Synchronous Equipment Timing Source for Stratum 2/3E Systems





**FINAL** 

## ACS8530 SETS

DATASHEET

## Pin Description

| Table 1 | Power Pins |
|---------|------------|
|---------|------------|

| Pin Number        | Symbol                        | I/O | Туре | Description                                                                                                                                                                                                                |
|-------------------|-------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12, 13,<br>16     | VD1+, VD3+,<br>VD2+           | Р   | -    | Supply Voltage: Digital supply to gates in analog section, +3.3 Volts $\pm 10\%$ .                                                                                                                                         |
| 26                | VAMI+                         | Р   | -    | Supply Voltage: Digital supply to AMI output, +3.3 Volts ±10%.                                                                                                                                                             |
| 33,<br>39         | VDD_DIFFa,<br>VDD_DIFFb       | Р   | -    | Supply Voltage: Digital supply for differential ports, +3.3 Volts ±10%.                                                                                                                                                    |
| 44                | VDD5                          | Р   |      | Digital Supply for +5 Volts Tolerance to Input Pins. Connect to +5 Volts (±10%) for clamping to +5 Volts. Connect to VDD for clamping to +3.3 Volts. Leave floating for no clamping, input pins tolerant up to +5.5 Volts. |
| 50, 61,<br>85, 86 | VDDa, VDDd,<br>VDDc, VDDb     | Р   | -    | Supply Voltage: Digital supply to logic, +3.3 Volts ±10%.                                                                                                                                                                  |
| 6                 | VA1+                          | Р   | -    | Supply Voltage: Analog supply to clock multiplying PLL, +3.3 Volts ±10%.                                                                                                                                                   |
| 19, 91            | VA2+, VA3+                    | Р   | -    | Supply Voltage: Analog supply to output PLLs, +3.3 Volts ±10%.                                                                                                                                                             |
| 11, 14,<br>15,    | DGND1, DGND3,<br>DGND2,       | Р   | -    | Supply Ground: Digital ground for components in PLLs.                                                                                                                                                                      |
| 49, 62,<br>84, 87 | DGNDa, DGNDd,<br>DGNDc, DGNDb | Р   | -    | Supply Ground: Digital ground for logic.                                                                                                                                                                                   |
| 29                | GND_AMI                       | Р   | -    | Supply Ground: Digital ground for AMI output.                                                                                                                                                                              |
| 32,<br>38         | GND_DIFFa,<br>GND_DIFFb       | Р   | -    | Supply Ground: Digital ground for differential ports.                                                                                                                                                                      |
| 1, 5,<br>20, 92   | AGND, AGND1,<br>AGND2, AGND3  | Р   | -    | Supply Ground: Analog grounds.                                                                                                                                                                                             |

Note...I = Input, O = Output, P = Power,  $TTL^{U} = TTL$  input with pull-up resistor,  $TTL_{D} = TTL$  input with pull-down resistor.

#### Table 2 Internally Connected

| Pin Number                  | Symbol                               | I/0 | Туре | Description                           |
|-----------------------------|--------------------------------------|-----|------|---------------------------------------|
| 3, 4, 17, 22,<br>96, 97, 98 | IC1, IC2, IC3, IC4,<br>IC5, IC6, IC7 | -   | -    | Internally Connected: Leave to Float. |

## SEMTECH

#### ADVANCED COMMUNICATIONS

ACS8530 SETS

#### DATASHEET

#### Table 3 Other Pins

| Pin Number | Symbol            | I/0 | Туре             | Description                                                                                                                                                                                                  |
|------------|-------------------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2          | TRST              | I   | TTL <sub>D</sub> | JTAG Control Reset Input: TRST = 1 to enable JTAG Boundary Scan<br>mode. TRST = 0 for Boundary Scan stand-by mode, still allowing correct<br>device operation. If not used connect to GND or leave floating. |
| 7          | TMS               | I   | TTL <sup>U</sup> | JTAG Test Mode Select: Boundary Scan enable. Sampled on rising edge of TCK. If not used connect to VDD or leave floating.                                                                                    |
| 8          | INTREQ            | 0   | TTL/CMOS         | Interrupt Request: Active High/Low software Interrupt output.                                                                                                                                                |
| 9          | ТСК               | I   | TTLD             | JTAG Clock: Boundary Scan clock input. If not used connect to GND or leave floating.                                                                                                                         |
| 10         | REFCLK            | I   | TTL              | Reference Clock: 12.800 MHz (refer to section headed Local Oscillator Clock).                                                                                                                                |
| 18         | SRCSW             | I   | TTLD             | Source Switching: Force Fast Source Switching. See "Fast External Switching Mode-SCRSW Pin" on page 16.                                                                                                      |
| 21         | TDO               | 0   | TTL/CMOS         | JTAG Output: Serial test data output. Updated on falling edge of TCK. If not used leave floating.                                                                                                            |
| 23         | TDI               | I   | TTL <sup>U</sup> | JTAG Input: Serial test data Input. Sampled on rising edge of TCK. If not used connect to VDD or leave floating.                                                                                             |
| 24         | 1                 | I   | AMI              | Input Reference 1: Composite clock 64 kHz + 8 kHz.                                                                                                                                                           |
| 25         | 12                | I   | AMI              | Input Reference 2: Composite clock 64 kHz + 8 kHz.                                                                                                                                                           |
| 27         | T08NEG            | 0   | AMI              | Output Reference 8: Composite clock, 64 kHz + 8 kHz negative pulse.                                                                                                                                          |
| 28         | T08POS            | 0   | AMI              | Output Reference 8: Composite clock, 64 kHz + 8 kHz positive pulse.                                                                                                                                          |
| 30         | FrSync            | 0   | TTL/CMOS         | Output Reference 10: 8 kHz Frame Sync output.                                                                                                                                                                |
| 31         | MFrSync           | 0   | TTL/CMOS         | Output Reference 11: 2 kHz Multi-Frame Sync output.                                                                                                                                                          |
| 34,<br>35  | TO6POS,<br>TO6NEG | 0   | LVDS/PECL        | Output Reference 6: Programmable, default 38.88 MHz, default type LVDS.                                                                                                                                      |
| 36,<br>37  | TO7POS,<br>TO7NEG | 0   | PECL/LVDS        | Output Reference 7: Programmable, default 19.44 MHz, default type PECL.                                                                                                                                      |
| 40,<br>41  | I5POS,<br>I5NEG   | I   | LVDS/PECL        | Input Reference 5: Programmable, default 19.44 MHz, default type LVDS.                                                                                                                                       |
| 42,<br>43  | I6POS,<br>I6NEG   | I   | PECL/LVDS        | Input Reference 6: Programmable, default 19.44 MHz, default type PECL.                                                                                                                                       |
| 45         | SYNC2K            | I   | TTLD             | External Sync input: 2 kHz, 4 kHz or 8 kHz for frame alignment.                                                                                                                                              |
| 46         | 13                | I   | TTLD             | Input Reference 3: Programmable, default 8 kHz.                                                                                                                                                              |
| 47         | 14                | I   | TTLD             | Input Reference 4: Programmable, default 8 kHz.                                                                                                                                                              |
| 48         | 17                | I   | TTLD             | Input Reference 7: Programmable, default 19.44 MHz.                                                                                                                                                          |
| 51         | 18                | I   | TTLD             | Input Reference 8: Programmable, default 19.44 MHz.                                                                                                                                                          |
| 52         | 19                | I   | TTLD             | Input Reference 9: Programmable, default 19.44 MHz.                                                                                                                                                          |
| 53         | 110               | I   | TTLD             | Input Reference 10: Programmable, default 19.44 MHz.                                                                                                                                                         |

## SEMTECH

## ADVANCED COMMUNICATIONS Table 3 Other Pins (cont...)

| ble 3 | Other I | Pins | (cont, | ) |
|-------|---------|------|--------|---|

| Pin Number | Symbol     | I/0 | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|------------|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 54         | 111        | I   | TTLD             | Input Reference 11: Programmable, default (Master mode)<br>1.544/2.048 MHz, default (Slave mode) 6.48 MHz.                                                                                                                                                                                                                                                                                           |
| 55         | 112        | I   | TTLD             | Input Reference 12: Programmable, default 1.544/2.048 MHz.                                                                                                                                                                                                                                                                                                                                           |
| 56         | 113        | I   | TTLD             | Input Reference 13: Programmable, default 1.544/2.048 MHz.                                                                                                                                                                                                                                                                                                                                           |
| 57         | 114        | I   | TTLD             | Input Reference 14: Programmable, default 1.544/2.048 MHz.                                                                                                                                                                                                                                                                                                                                           |
| 58 - 60    | UPSEL(2:0) | Ι   | TTLD             | Microprocessor select: Configures the interface for a particular microprocessor type at reset.                                                                                                                                                                                                                                                                                                       |
| 63 - 69    | A(6:0)     | I   | TTLD             | Microprocessor Interface Address: Address bus for the microprocessor<br>interface registers. A(0) is SDI in Serial mode - output in EPROM mode<br>only. A(1) is CLKE in serial mode.                                                                                                                                                                                                                 |
| 70         | CSB        | Ι   | TTL <sup>U</sup> | Chip Select (Active <i>Low</i> ): This pin is asserted <i>Low</i> by the microprocessor to enable the microprocessor interface - output in EPROM mode only.                                                                                                                                                                                                                                          |
| 71         | WRB        | Ι   | TTL <sup>U</sup> | Write (Active <i>Low</i> ): This pin is asserted <i>Low</i> by the microprocessor to initiate a write cycle. In Motorola mode, WRB = 1 for Read.                                                                                                                                                                                                                                                     |
| 72         | RDB        | Ι   | TTL <sup>U</sup> | Read (Active <i>Low</i> ): This pin is asserted <i>Low</i> by the microprocessor to initiate a read cycle.                                                                                                                                                                                                                                                                                           |
| 73         | ALE        | Ι   | TTLD             | Address Latch Enable: This pin becomes the address latch enable from the microprocessor. When this pin transitions from <i>High</i> to <i>Low</i> , the address bus inputs are latched into the internal registers. ALE = SCLK in Serial mode.                                                                                                                                                       |
| 74         | PORB       | Ι   | TTL <sup>U</sup> | Power-On Reset: Master reset. If PORB is forced <i>Low</i> , all internal states are reset back to default values.                                                                                                                                                                                                                                                                                   |
| 75         | RDY        | 0   | TTL/CMOS         | Ready/Data Acknowledge: This pin is asserted <i>High</i> to indicate the device has completed a read or write operation.                                                                                                                                                                                                                                                                             |
| 76 - 83    | AD(7:0)    | Ю   | TTLD             | Address/Data: Multiplexed data/address bus depending on the microprocessor mode selection. AD(0) is SDO in Serial mode.                                                                                                                                                                                                                                                                              |
| 88         | T01        | 0   | TTL/CMOS         | Output Reference 1: Programmable, default 6.48 MHz.                                                                                                                                                                                                                                                                                                                                                  |
| 89         | T02        | 0   | TTL/CMOS         | Output Reference 2: Programmable, default 38.88 MHz.                                                                                                                                                                                                                                                                                                                                                 |
| 90         | T03        | 0   | TTL/CMOS         | Output Reference 3: Programmable, default 19.44 MHz.                                                                                                                                                                                                                                                                                                                                                 |
| 93         | T04        | 0   | TTL/CMOS         | Output Reference 4: Programmable, default 38.88 MHz.                                                                                                                                                                                                                                                                                                                                                 |
| 94         | T05        | 0   | TTL/CMOS         | Output Reference 5: Programmable, default 77.76 MHz.                                                                                                                                                                                                                                                                                                                                                 |
| 95         | T09        | 0   | TTL/CMOS         | Output Reference 9: 1.544/2.048 MHz, as per ITU G.783 BITS requirements.                                                                                                                                                                                                                                                                                                                             |
| 99         | MSTSLVB    | I   | TTL <sup>U</sup> | Master/Slave Select: sets the state of the Master/Slave selection register, Reg. 34, Bit 1.                                                                                                                                                                                                                                                                                                          |
| 100        | SONSDHB    | I   | TTL <sub>D</sub> | SONET or SDH Frequency Select: sets the initial power up state (or state after a PORB) of the SONET/SDH frequency selection registers, Reg. 34, Bit 2 and Reg. 38, Bit 5, Bit 6 and Reg. 64 Bit 4. When set <i>Low</i> , SDH rates are selected (2.048 MHz etc.) and when set <i>High</i> , SONET rates are selected (1.544 MHz etc.) The register states can be changed after power-up by software. |

Page 7

FINAL



DATASHEET

#### ADVANCED COMMUNICATIONS

SEMTECH

#### FINAL

#### Introduction

The ACS8530 is a highly integrated, single-chip solution for the SETS function in a SONET/SDH Network Element, for the generation of SEC and Frame/MultiFrame Synchronization pulses. Digital Phase Locked Loop (DPLL) and direct digital synthesis methods are used in the device so that the overall PLL characteristics are very stable and consistent compared to traditional analog PLLs.

In Free-run mode, the ACS8530 generates a stable, lownoise clock signal at a frequency to the same accuracy as the external oscillator, or it can be made more accurate via software calibration to within ±0.02 ppm. In Locked mode, the ACS8530 selects the most appropriate input reference source and generates a stable, low-noise clock signal locked to the selected reference. In Holdover mode, the ACS8530 generates a stable, low-noise clock signal, adjusted to match the last known good frequency of the last selected reference source. A high level of phase and frequency accuracy is made possible by an internal resolution of up to 54 bits and internal Holdover accuracy of up to 7.5 x  $10^{-14}$  (instantaneous). In all modes, the frequency accuracy, jitter and drift performance of the clock meet the requirements of ITU G.736<sup>[7]</sup>, G.742<sup>[8]</sup>, G783<sup>[9]</sup>, G.812<sup>[10]</sup>, G.813<sup>[11]</sup>, G.823<sup>[13]</sup>, G.824<sup>[14]</sup> and Telcordia GR-253-CORE<sup>[17]</sup> and GR-1244-CORE<sup>[19]</sup>.

The ACS8530 supports all three types of reference clock source: recovered line clock, PDH network synchronization timing and node synchronization. The ACS8530 generates independent T0 and T4 clocks, an 8 kHz Frame Synchronization clock and a 2 kHz Multi-Frame Synchronization clock.

One key architectural advantage that the ACS8530 has over traditional solutions is in the use of DPLL technology for precise and repeatable performance over temperature or voltage variations and between parts. The overall PLL bandwidth, loop damping, pull-in range and frequency accuracy are all determined by digital parameters that provide a consistent level of performance. An Analog PLL (APLL) takes the signal from the DPLL output and provides a lower jitter output. The APLL bandwidth is set four orders of magnitude higher than the DPLL bandwidth. This ensures that the overall system performance still maintains the advantage of consistent behavior provided by the digital approach.

The DPLLs are clocked by the external Oscillator module (OCXO) so that the Free-run or Holdover frequency stability is only determined by the stability of the external oscillator module. This second key advantage confines all temperature critical components to one well defined and pre-calibrated module, whose performance can be chosen to match the application; for example an OCXO for Stratum 3E applications.

All performance parameters of the DPLLs are programmable without the need to understand detailed PLL equations. Bandwidth, damping factor and lock range can all be set directly, for example. The PLL bandwidth can be set over a wide range, 0.5 mHz to 70 Hz in 18 steps, to cover all SONET/SDH clock synchronization applications.

The ACS8530 supports protection. Two ACS8530 devices can be configured to provide protection against a single ACS8530 failure. The protection maintains alignment of the two ACS8530 devices (Master and Slave) and ensures that both ACS8530 devices maintain the same priority table, choose the same reference input and generate the T0 clock, the 8 kHz Frame Synchronization clock and the 2 kHz Multi-Frame Synchronization clock with the same phase. The ACS8530 includes a multistandard microprocessor port, providing access to the configuration and status registers for device setup and monitoring.

#### General Description

#### **Overview**

The following description refers to the Block Diagram (Figure 1 on page 1).

The ACS8530 SETS device has 14 input clocks, generates 11 output clocks, and has a total of 55 possible output frequencies. There are two main paths through the device: T0 and T4. Each path has an independent DPLL and APLL pair.

The TO path is a high quality, highly configurable path designed to provide features necessary for node timing synchronization within a SONET/SDH network. The T4 path is a simpler and less configurable path designed to give a totally independent path for internal equipment synchronization. The device supports use of either or both paths, either locked together or independent.

Of the 14 input references, two are AMI composite clock, two are LVDS/PECL and the remaining ten are TTL/CMOS compatible inputs. All the TTL/CMOS are 3 V and 5 V compatible (with clamping if required by connecting the



#### ADVANCED COMMUNICATIONS

FINAL

VDD5 pin). The AMI inputs are  $\pm 1$  V typically A.C. coupled. Refer to the electrical characteristics section for more information on the electrical compatibility and details. Input frequencies supported range from 2 kHz to 155.52 MHz.

Common E1, DS1, OC-3 and sub-divisions are supported as spot frequencies that the DPLLs will directly lock to. Any input frequency, up to 100 MHz, that is a multiple of 8 kHz can also be locked to via an inbuilt programmable divider.

An input reference monitor is assigned to each of the 14 inputs. The monitors operate continuously such that at all times the status of all of the inputs to the device are known. Each input can be monitored for both frequency and activity, activity alone, or the monitors can be disabled.

The frequency monitors have a "hard" (rejection) alarm limit and a "soft" (flag only) alarm limit for monitoring frequency, whilst the reference is still within its allowed frequency band. Each input reference can be programmed with a priority number allowing references to be chosen according to the highest priority valid input. The two paths (TO and T4) have independent priorities to allow completely independent operation of the two paths. Both paths operate either automatic or external source selection.

For automatic input reference selection, the TO path has a more complex state machine than the T4 path.

The TO and T4 PLL paths support the following common features:

- Automatic source selection according to input priorities and quality level
- Different quality levels (activity alarm thresholds) for each input
- Variable bandwidth, lock range and damping factor.
- Direct PLL locking to common SONET/SDH input frequencies or any multiple of 8 kHz
- Automatic mode switching between Free-run, Locked and Holdover states
- Fast detection on input failure and entry into Holdover mode (holds at the last good frequency value)
- Frequency translation between input and output rates via direct digital synthesis
- High accuracy digital architecture for stable PLL dynamics combined with an APLL for low jitter final output clocks.

There are a number of features supported by the TO path that are not supported by the T4 path, although these can also all be externally controlled by software.

The additional TO features supported are:

- Non-revertive mode
- Phase Build-out on source switch (hit-less source switching)
- Phase Build-out following phase hit on locked-to source
- I/O phase offset control
- Greater programmable bandwidth from 0.5 mHz to 70 Hz in 18 steps (T4 path programmable bandwidth in 3 steps, 18, 35 and 70 Hz)
- Noise rejection on low frequency input
- Manual Holdover frequency control
- Controllable automatic Holdover frequency filtering
- Frame Sync pulse alignment.

Either the software or an internal state machine controls the operation of the DPLL in the TO path. The state machine for the T4 path is very simple and cannot be manually/externally controlled, however the overall operation can be controlled by manual reference source selection. One additional feature of the T4 path is the ability to measure a phase difference between two inputs.

The TO path DPLL always produces an output at 77.76 MHz to feed the APLL, regardless of the frequency selected at the output pins. The T4 path can be operated at a number of frequencies. This is to enable the generation of extra output frequencies, which cannot be easily related to 77.76 MHz. When the T4 path is selected to lock to the T0 path, the T4 DPLL locks to the 8 kHz from the T0 DPLL. This is because all of the frequencies of operation of the T4 path can be divided to 8 kHz and this will ensure synchronization of all the frequencies within the two paths.

Both of the DPLLs' outputs are connected to multiplying and filtering APLLs. The outputs of these APLLs are divided making a number of frequencies simultaneously available for selection at the output clock ports. The various combinations of DPLL, APLL and divider configurations allow for generation of a comprehensive set of frequencies, as listed in Table 13.

To synchronize the lower output frequencies when the TO PLL is locked to a high frequency reference input, an additional input is provided. The SYNC2K pin (pin 45) is used to reset the dividers that generate the 2kHz and



FINAL

8 kHz outputs such that the output 2/8 kHz clocks are lined up with the input 2 kHz. This synchronization method allows for example, a master and a slave device to be in precise alignment.

The ACS8530 also supports Sync pulse references of 4 kHz or 8 kHz although in these cases frequencies lower than the Sync pulse reference may not necessarily be in phase.

#### **Input Reference Clock Ports**

Table 4 gives details of the input reference ports, showing the input technologies and the range of frequencies supported on each port; the default spot frequencies and default priorities assigned to each port on power-up or by reset are also shown. Note that SDH and SONET networks use different default frequencies; the network type is pinselectable (using either the SONSDHB pin or via software). Specific frequencies and priorities are set by configuration.

SDH and SONET networks use different default frequencies; the network type is selectable using the *cnfg\_input\_mode* Reg. 34 Bit 2, *ip\_sonsdhb*.

- For SONET, *ip\_sonsdhb* = 1
- For SDH, *ip\_sonsdhb* = 0.

On power-up or by reset, the default will be set by the state of the SONSDHB pin (pin 100). Specific frequencies and priorities are set by configuration.

The frequency selection is programmed via the *cnfg\_ref\_source\_frequency* register (Reg. 20 - Reg. 2D).

#### Locking Frequency Modes

There are three locking frequency modes that can be configured: Direct Lock, Lock8k and DivN.

#### Direct Lock Mode

In Direct Lock Mode, the internal DPLL can lock to the selected input at the spot frequency of the input, for example 19.44 MHz performs the DPLL phase comparisons at 19.44 MHz.

In Lock8k and DivN modes (and for special case of 155 MHz), an internal divider is used prior to the DPLL to divide the input frequency before it is used for phase comparisons in the DPLL.

#### Lock8k Mode

Lock8k mode automatically sets the divider parameters to divide the input frequency down to 8 kHz. Lock8k can only be used on the supported spot frequencies (see Table 4 Note(i)). Lock8k mode is enabled by setting the *lock8k* bit (Bit 6) in the appropriate *cnfg\_ref\_source\_frequency* register location. Using lower frequencies for phase comparisons in the DPLL results in a greater tolerance to input jitter. It is possible to choose which edge of the input reference clock to lock to, by setting *8K edge polarity* (Bit 2 of Reg. 03, *test\_register1*).

#### DivN Mode

In DivN mode, the divider parameters are set manually by configuration (Bit 7 of the *cnfg\_ref\_source\_frequency* register), but must be set so that the frequency after division is 8 kHz.

The DivN function is defined as:

DivN = "Divide by N+1", i.e. it is the dividing factor used for the division of the input frequency, and has a value of (N+1) where N is an integer from 1 to 12499 inclusive.

Therefore, in DivN mode the input frequency can be divided by any integer value between 2 to 12500. Consequently, any input frequency which is a multiple of 8 kHz, between 8 kHz to 100 MHz, can be supported by using DivN mode.

Note...Any reference input can be set to use DivN independently of the frequencies and configurations of the other inputs. However only one value of N is allowed, so all inputs with DivN selected must be running at the same frequency.

#### **DivN Examples**

(a) To lock to 2.000 MHz:

- Set the *cnfg\_ref\_source\_frequency* register to 10XX0000 (binary) to enable DivN, and set the frequency to 8 kHz - the frequency required after division. (XX = "Leaky Bucket" ID for this input).
- (ii) To achieve 8 kHz, the 2 MHz input must be divided by 250. So, if DivN = 250 = (N + 1) then N must be set to 249. This is done by writing F9 hex (249 dec) to the DivN register pair Reg. 46/47.

(b) To lock to 10.000 MHz:

(i) The *cnfg\_ref\_source\_frequency* register is set to 10XX0000 (binary) to set the DivN and the



#### FINAL

#### DATASHEET

frequency to 8 kHz, the post-division frequency. (XX = "Leaky Bucket" ID for this input).

(ii) To achieve 8 kHz, the 10 MHz input must be divided by 1,250. So, if DivN, = 250 = (N+1) then N must be set to 1,249. This is done by writing 4E1 hex (1,249 dec to the DivN register pair Reg. 46/47.

#### Direct Lock Mode 155 MHz.

The max frequency allowed for phase comparison is 77.76 MHz, so for the special case of a 155 MHz input set to Direct Lock Mode, there is a divide-by-two function automatically selected to bring the frequency down to within the limits of operation.

| Table 4 | Innut Reference | Source Selection                        | and Priority Table |
|---------|-----------------|-----------------------------------------|--------------------|
| Tuble 1 | input Kororonoo | 000100000000000000000000000000000000000 | und i nonty i ubio |

#### **PECL/LVDS/AMI Input Port Selection**

The choice of PECL or LVDS compatibility is programmed via the *cnfg\_differential\_inputs* register, Reg. 36. Unused PECL differential inputs should be fixed with one input *High* (VDD) and the other input *Low* (GND), or set in LVDS mode and left floating, in which case one input is internally pulled *High* and the other *Low*.

An AMI port supports a composite clock, consisting of a 64 kHz AMI clock with 8 kHz boundaries marked by deliberate violations of the AMI coding rules, as specified in ITU recommendation G.703<sup>[6]</sup>. Departures from the nominal pattern are detected within the ACS8530, and may cause reference-switching if too frequent. See section DC Characteristics: AMI Input/Output Port, for more details. If the AMI port is unused, the pins (I1 and I2) should be tied to GND.

| Port Number | Channel<br>Number (Bin) | Input Port<br>Technology | Frequencies Supported                                                                                                       | Default<br>Priority  |  |
|-------------|-------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| 11          | 0001                    | AMI                      | 64/8 kHz (composite clock, 64 kHz + 8 kHz)<br>Default (SONET): 64/8 kHz Default (SDH): 64/8 kHz                             | 2                    |  |
| 12          | 0010                    | AMI                      | 64/8 kHz (composite clock, 64 kHz + 8 kHz)<br>Default (SONET): 64/8 kHz Default (SDH): 64/8 kHz                             | 3                    |  |
| 13          | 0011                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 8 kHz Default (SDH): 8 kHz                                                 | 4                    |  |
| 14          | 0100                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 8 kHz Default (SDH): 8 kHz                                                 | 5                    |  |
| 15          | 0101                    | LVDS/PECLLVDS<br>default | Up to 155.52 MHz (see Note (ii))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                     | 6                    |  |
| 16          | 0110                    | PECL/LVDS PECL default   | Up to 155.52 MHz (see Note (ii))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                     | 7                    |  |
| 17          | 0111                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                         | 8                    |  |
| 18          | 1000                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                         | 9                    |  |
| 19          | 1001                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                         | 10                   |  |
| 110         | 1010                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 19.44 MHz Default (SDH): 19.44 MHz                                         | 11                   |  |
| 111         | 1011                    | TTL/CMOS                 | Up to 100 MHz (see Note (i)) Default (Master) (SONET): 1.544 MHz Default (Master) (SDH): 2.048 MHz Default (Slave) 6.48 MHz | 12/1<br>(Note (iii)) |  |
| 112         | 1100                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 1.544 MHz Default (SDH): 2.048 MHz                                         | 13                   |  |



EMTECH

DATASHEET

Table 4 Input Reference Source Selection and Priority Table (cont...)

| Port Number | Channel<br>Number (Bin) | Input Port<br>Technology | Frequencies Supported                                                               | Default<br>Priority |
|-------------|-------------------------|--------------------------|-------------------------------------------------------------------------------------|---------------------|
| 113         | 1101                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 1.544 MHz Default (SDH): 2.048 MHz | 14                  |
| 114         | 1110                    | TTL/CMOS                 | Up to 100 MHz (see Note (i))<br>Default (SONET): 1.544 MHz Default (SDH): 2.048 MHz | 15                  |

FINAL

Notes: (i) TTL ports (compatible also with CMOS signals) support clock speeds up to 100 MHz, with the highest spot frequency being 77.76 MHz. The actual spot frequencies are: 2 kHz, 4 kHz, 8 kHz (and N x 8 kHz), 1.544 MHz (SONET)/2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz. SONET or SDH input rate is selected via Reg. 34 Bit 2, ip\_sonsdhb).

(ii) PECL and LVDS ports support the spot clock frequencies listed above plus 155.52 MHz (and 311.04 MHz for TO6 only).

(iii) Input port 111 is set at priority 12 on the Master SETS IC and priority 1 on the Slave SETS IC, as default on power up (or PORB). The default setup of Master or Slave 111 priority is determined by the MSTSLVB pin.

#### **Clock Quality Monitoring**

Clock quality is monitored and used to modify the priority tables of the local and remote ACS8530 devices. For each input, the following parameters are monitored:

- 1. Activity (toggling).
- 2. Frequency (this monitoring is only performed when there is no irregular operation of the clock or loss of clock condition).

In addition, input ports I1 and I2 carry AMI-encoded composite clocks which are monitored by the AMI-decoder blocks. Loss of signal is declared by the decoders when either the signal amplitude falls below +0.3 V or there is no activity for 1 ms.

Any reference source that suffers a loss-of-activity or clock-out-of-band condition will be declared as unavailable.

Clock quality monitoring is a continuous process which is used to identify clock problems. There is a difference in dynamics between the selected clock and the other reference clocks. Anomalies occurring on non-selected reference sources affect only that source's suitability for selection, whereas anomalies occurring on the selected clock could have a detrimental impact on the accuracy of the output clock.

Anomalies detected by the activity detector are integrated in a Leaky Bucket Accumulator (one per input channel). Occasional anomalies do not cause the Accumulator to cross the alarm setting threshold, so the selected reference source is retained. Persistent anomalies cause the alarm setting threshold to be crossed and result in the selected reference source being rejected. Anomalies on the currently locked-to input reference clock, whether affecting signal purity or signal frequency, could induce jitter or frequency offsets in the output clock, leading to anomalous behavior. Anomalies on the selected clock, therefore, have to be detected as they occur and the phase locked loop must be temporarily isolated until the clock is once again pure. The clock monitoring process cannot be used for this because the high degree of accuracy required dictates that the process be slow. To achieve the immediacy required by the phase locked loop requires an alternative mechanism. The phase locked loop itself contains a fast activity detector such that within approximately two missing input clock cycles, a no-activity flag is raised and the DPLL is frozen in Holdover mode. This flag can also be read as the main\_ref\_failed bit (from Reg. 06, Bit 6) and can be set to indicate a phase lost state by enabling Reg. 73, Bit 6. With the DPLL in Holdover mode it is isolated from further disturbances. If the input becomes available again before the activity or frequency monitor rejection alarms have been raised, then the DPLL will continue to lock to the input, with little disturbance. In this scenario, with the DPLL in the "locked" state, the DPLL uses "nearest edge locking" mode (±180° capture) avoiding cycle slips or glitches caused by trying to lock to an edge 360° away, as would happen with traditional PLLs.

#### **Activity Monitoring**

The ACS8530 has a combined inactivity and irregularity monitor. The ACS8530 uses a Leaky Bucket Accumulator, which is a digital circuit which mimics the operation of an analog integrator, in which input pulses increase the output amplitude but die away over time. Such integrators

## ACS8530 SETS

DATASHEET



regular defect events, which occur sufficiently close together, or by defect events which occur in bursts. Events which are sufficiently spread out should not trigger the alarm. By adjusting the alarm setting threshold, the point at which the alarm is triggered can be controlled. The point at which the alarm is cleared depends upon the decay rate and the alarm clearing threshold. On the alarm setting side, if several events occur close

are used when alarms have to be triggered either by fairly

together, each event adds to the amplitude and the alarm will be triggered quickly; if events occur a little more spread out, but still sufficiently close together to overcome the decay, the alarm will be triggered eventually. If events occur at a rate which is not sufficient to overcome the decay, the alarm will not be triggered. On the alarm clearing side, if no defect events occur for a sufficient time, the amplitude will decay gradually and the alarm will be cleared when the amplitude falls below the alarm clearing threshold. The ability to decay the amplitude over time allows the importance of defect events to be reduced as time passes by. This means that, in the case of isolated events, the alarm will not be set, whereas, once the alarm becomes set, it will be held on until normal operation has persisted for a suitable time (but if the operation is still erratic, the alarm will remain set). See Figure 3.

#### Figure 3 Inactivity and Irregularity Monitoring

There is one Leaky Bucket Accumulator per input channel. Each Leaky Bucket can select from four configurations (Leaky Bucket Configuration 0 to 3). Each Leaky Bucket Configuration is programmable for size, alarm set and reset thresholds, and decay rate.

Each source is monitored over a 128 ms period. If, within a 128 ms period, an irregularity occurs that is not deemed to be due to allowable jitter/wander, then the Accumulator is incremented.

The Accumulator will continue to increment up to the point that it reaches the programmed Bucket size. The "fill rate" of the Leaky Bucket is, therefore, 8 units/second. The "leak rate" of the Leaky Bucket is programmable to be in multiples of the fill rate (x 1, x 0.5, x 0.25 and x 0.125) to give a programmable leak rate from 8 units/sec down to 1 unit/sec. A conflict between trying to "leak" at the same time as a "fill" is avoided by preventing a leak when a fill event occurs.

Disqualification of a non-selected reference source is based on inactivity, or on an out-of-band result from the frequency monitors. The currently selected reference source can be disqualified for phase, frequency, inactivity or if the source is outside the DPLL lock range. If the currently selected reference source is disqualified, the next highest priority, qualified reference source is selected.



Page 13



#### FINAL





EMTECH

#### Interrupts for Activity Monitors

The loss of the currently selected reference source will eventually cause the input to be considered invalid, triggering an interrupt, if not masked. The time taken to raise this interrupt is dependant on the Leaky Bucket Configuration of the activity monitors. The fastest Leaky Bucket setting will still take up to 128 ms to trigger the interrupt. The interrupt caused by the brief loss of the currently selected reference source is provided to facilitate very fast source failure detection if desired. It is triggered after missing just a couple of cycles of the reference source. Some applications require the facility to switch downstream devices based on the status of the reference sources. In order to provide extra flexibility, it is possible to flag the *main\_ref\_failed* interrupt (Reg. 06 Bit 6) on the pin TDO. This is simply a copy of the status bit in the interrupt register and is independent of the mask register settings. The bit is reset by writing to the interrupt status register in the normal way. This feature can be enabled and disabled by writing to Reg. 48 Bit 6.

The default setting is shown in the following:

 $[2^{1} x (8 - 4)] / 8 = 1.0 secs$ 

#### **Frequency Monitoring**

The ACS8530 performs frequency monitoring to identify reference sources which have drifted outside the acceptable frequency range measured with respect either to the output clock or to the XO clock.

The *sts\_reference\_sources* out-of-band alarm for a particular reference source is raised when the reference source is outside the acceptable frequency range. With the default register settings a soft alarm is raised if the drift is outside  $\pm 11.43$  ppm and a hard alarm is raised if the drift is outside  $\pm 15.24$  ppm. Both of these limits are programmable from 3.8 ppm up to 61 ppm.

The ACS8530 DPLL has a programmable lock and capture range frequency limit up to  $\pm 80$  ppm (default is  $\pm 9.2$  ppm).

#### Selection of Input Reference Clock Source

Under normal operation, the input reference sources are selected automatically by an order of priority. But, for special circumstances, such as chip or board testing, the selection may be forced by configuration.

#### FINAL

#### Leaky Bucket Timing

The time taken (in seconds) to raise an inactivity alarm on a reference source that has previously been fully active (Leaky Bucket empty) will be:

(cnfg\_upper\_threshold\_n) / 8

where n is the number (0 to 3) of the Leaky Bucket Configuration. If an input is intermittently inactive then this time can be longer. The default setting of *cnfg\_upper\_threshold\_n* is 6, therefore the default time is 0.75 s.

The time taken (in seconds) to cancel the activity alarm on a previously completely inactive reference source is calculated, for a particular Leaky Bucket, as:

where:

a = cnfg\_decay\_rate\_n b = cnfg\_bucket\_size\_n c = cnfg\_lower\_threshold\_n (where n = the number (0 to 3) of the relevant Leaky Bucket Configuration in each case).

Automatic operation selects a reference source based on its pre-defined priority and its current availability. A table is maintained which lists all reference sources in the order of priority. This is initially defined by the default configuration and can be changed via the microprocessor interface by the Network Manager. In this way, when all the defined sources are active and valid, the source with the highest programmed priority is selected but, if this source fails, the next-highest source is selected, and so on.

Restoration of repaired reference sources is handled carefully to avoid inadvertent disturbance of the output clock. For this, the ACS8530 has two modes of operation; Revertive and Non-revertive.

In Revertive mode, if a re-validated (or newly validated) source has a higher priority than the reference source which is currently selected, a switch over will take place. Many applications prefer to minimize the clock switching events and choose Non-revertive mode.

In Non-revertive mode, when a re-validated (or newly validated) source has a higher priority then the selected source will be maintained. The re-validation of the reference source will be flagged in the *sts\_sources\_valid* register and, if not masked, will generate an interrupt.



SEMTECH

Selection of the re-validated source can take place under software control or if the currently selected source fails.

To enable software control, the software should briefly enable Revertive mode to effect a switch-over to the higher priority source. When there is a reference available with higher priority than the selected reference, there will be NO change of reference source as long as the Non-revertive mode remains on, and the currently selected source is valid. A failure of the selected reference will always trigger a switch-over regardless of whether Revertive or Non-revertive mode has been chosen.

Also, in a Master/Slave redundancy-protection scheme, the Slave device(s) must follow the Master device. The alignment of the Master and Slave devices is part of the protection mechanism. The availability of each source is determined by a combination of local and remote monitoring of each source. Each input reference source supplied to each ACS8530 device is monitored locally and the results are made available to other devices.

#### **Forced Control Selection**

A configuration register, *force\_select\_reference\_source* Reg. 33, controls both the choice of automatic or forced selection and the selection itself (when forced selection is required). For Automatic choice of source selection, the 4 LSB bit value is set to all zeros or all ones (default). To force a particular input  $(I_n)$ , the Bit value is set to n (bin). Forced selection is not the normal mode of operation, and the *force\_select\_reference\_source* variable is defaulted to the all-one value on reset, thereby adopting the automatic selection of the reference source.

#### **Automatic Control Selection**

When an automatic selection is required, the force select reference source register LSB 4 bits must be set to all zeros or all ones. The configuration registers, *cnfq\_ref\_selection\_priority*, held in the µP port block, consist of seven, 8-bit registers organized as one 4-bit register per input reference port. Each register holds a 4-bit value which represents the desired priority of that particular port. Unused ports should be given the value, 0000, in the relevant register to indicate they are not to be included in the priority table. On power-up, or following a reset, the whole of the configuration file will be defaulted to the values defined by Table 4. The selection priority values are all relative to each other, with lowervalued numbers taking higher priorities. Each reference source should be given a unique number; the valid values are 1 to 15 (dec). A value of 0 disables the reference source. However if two or more inputs are given the same priority number those inputs will be selected on a first in, first out basis. If the first of two same priority number sources goes invalid the second will be switched in. If the first then becomes valid again, it becomes the second source on the first in, first out basis, and there will not be a switch. If a third source with the same priority number as the other two becomes valid, it joins the priority list on the same first in, first out basis. There is no implied priority based on the channel numbers. Revertive/Non-revertive mode has no effect on sources with the same priority value.

The input port I11 is also for the connection of the synchronous clock of the TO output of the Master device (or the active-Slave device), to be used to align the TO output with the Master (or active-Slave) device if this device is acting in a subordinate-Slave or subordinate-Master role.

#### Ultra Fast Switching

FINAL

A reference source is normally disgualified after the Leaky Bucket monitor thresholds have been crossed. An option for a faster disgualification has been implemented, whereby if Reg. 48 Bit 5 (ultra\_fast\_switch) is set, then a loss of activity of just a few reference clock cycles will set the *main\_ref\_failed* alarm and cause a reference switch. This can be configured (see Reg. 06, Bit 6) to cause an interrupt to occur instead of, or as well as, causing the reference switch.

The *sts\_interrupts* register Reg. 06 Bit 6 (*main\_ref\_failed*) is used to flag inactivity on the reference that the device is locked to much faster than the activity monitors can support. If Reg. 48 Bit 6 of the cnfg\_monitors register (*los\_flag\_on\_TDO*) is set, then the state of this bit is driven onto the TDO pin of the device.

Note... The flagging of the loss of the main reference failure on TDO is simply allowing the status of the sts\_interrupts bit main\_ref\_failed Reg. 06 Bit 6, to be reflected in the state of the TDO output pin. The pin will, therefore, remain High until the interrupt is cleared. This functionality is not enabled by default so the usual JTAG functions can be used. When the TDO output from the ACS8530 is connected to the TDI pin of the next device in the JTAG scan chain, the implementation should be such that a logic change caused by the action of the interrupt on the TDI input should not effect the operation when JTAG is not active.

DATASHEET



#### Fast External Switching Mode-SCRSW Pin

EMTECH

Fast external switching mode, for fast switching between inputs I3 or I5 and I4 or I6, can also be triggered directly from a dedicated pin SRCSW (Figure 4), once the mode has been initialized.

The mode is initialized by either holding SRCSW pin *High* during reset (SRCSW must remain *High* for at least a further 251 ms after PORB has gone *High* - see following Note), or by writing to Reg. 48 Bit 4. After External Protection Switching mode has been initialized, the value on this pin directly selects either 13/15 (SRCSW *High*) or 14/16 (SRCSW *Low*). If this mode is initialized at reset by pulling the SRCSW pin *High*, then it configures the default frequency tolerance of 13/15 and 14/16 to ±80 ppm (Reg. 41 and Reg. 42) as opposed to the normal frequency tolerance of ±9.2 ppm. Any of these registers can be subsequently set by external software, if required.

*Note... The 251 ms comprises 250 ms allowance for the internal reset to be removed plus 1 ms allowance for APLLs to start-up and become stable.* 

Selection of either input I3 or I5 is determined by the Priority value of I3; if the programmed priority of I3 is 0, then I5 is selected. Similarly, I6 is selected if the programmed priority of I4 is 0.

#### Figure 4 13/15 and 14/16 Switching



When external protection switching is enabled, the device will operate as a simple switch. All clock monitoring is disabled and the DPLL will simply be forced to try to lock on to the indicated reference source. Consequently the device will always indicate "locked" state in the *sts\_operating* register (Reg. 09, Bits 2:0).

#### FINAL

## Output Clock Phase Continuity on Source Switchover

If either PBO is selected on (default), or, if DPLL frequency limit is set to less than  $\pm$ 30 ppm or ( $\pm$ 9.2 ppm default), the device will always comply with GR-1244-CORE<sup>[19]</sup> specification for Stratum 3 (maximum rate of phase change of 81 ns/1.326 ms), for all input frequencies.

#### **Modes of Operation**

The ACS8530 has three primary modes of operation (Free-run, Locked and Holdover) supported by three secondary, temporary modes (Pre-Locked, Lost-Phase and Pre-Locked2). These are shown in the State Transition Diagram for the TO DPLL, Figure 5.

The ACS8530 can operate in Forced or Automatic control. On reset, the ACS8530 reverts to Automatic Control, where transitions between states are controlled completely automatically. Forced Control can be invoked by configuration, allowing transitions to be performed under external control. This is not the normal mode of operation, but is provided for special occasions such as testing, or where a high degree of hands-on control is required.

#### Free-run Mode

The Free-run mode is typically used following a power-on reset or a device reset before network synchronization has been achieved. In the Free-run mode, the timing and synchronization signals generated from the ACS8530 are based on the 12.800 MHz clock frequency provided from the external oscillator and are not synchronized to an input reference source. By default, the frequency of the output clock is a fixed multiple of the frequency of the external oscillator, and the accuracy of the output clock is equal to the accuracy of the oscillator. However the external oscillator frequency can be calibrated to improve its accuracy by a software calibration routine using register *cnfg\_nominal\_frequency* (Reg. 3C and 3D). For example a 500 ppm offset crystal could be made to look like one accurate to within ±0.02 ppm.

The transition from Free-run to Pre-locked occurs when the ACS8530 selects a reference source.

#### **Pre-locked Mode**

The ACS8530 will spend a maximum of 100 seconds in the Pre-locked mode. If the device is required to spend up to 700 seconds acquiring lock (e.g. in a Stratum3E



#### ADVANCED COMMUNICATIONS

application) external software will be required to force the device into Locked mode until phase lock has been achieved. Without software control, if the device cannot achieve lock within 100 seconds, the reference is disqualified and a phase alarm is raised on it. The device will then revert to Free-run mode and another reference source, if available, will be selected.

#### Locked Mode

The Locked mode is entered from Pre-locked, Pre-locked2 or Phase-lost mode when an input reference source has been selected and the DPLL has locked. The DPLL is considered to be locked when the phase loss/lock detectors (See"Phase Lock/Loss Detection" on page 21) indicate that the DPLL has remained in phase lock continuously for at least one second. When the ACS8530 is in Locked mode, the output frequency and phase tracks that of the selected input reference source.

#### Lost-phase Mode

Lost-phase mode is used whenever the phase loss/lock detectors (See"Phase Lock/Loss Detection" on page 21) indicate that the DPLL has lost phase lock. The DPLL will still be trying to lock to the input clock reference, if it exists. If the Leaky Bucket Accumulator calculates that the anomaly is serious, the device disqualifies the reference source. If the device spends more than 100 seconds in Lost-phase mode, the reference is disqualified and a phase alarm is raised on it. If the reference is disqualified, one of the following transitions takes place:

- 1. Go to Pre-locked2;
  - If a known good stand-by source is available.
- 2. Go to Holdover;
  - If no stand-by sources are available.

#### Holdover Mode

Holdover mode is the operating condition the device enters when its currently selected input source becomes invalid, and no other valid replacement source is available. In this mode, the device resorts to using stored frequency data, acquired when the input reference source was still valid, to control its output frequency.

In Holdover mode, the ACS8530 provides the timing and synchronization signals to maintain the Network Element but is not phase locked to any input reference source. Its output frequency is determined by an averaged version of the DPLL frequency when last in the Locked Mode.

#### Holdover can be configured to operate in either:

- Automatic Mode (Reg. 34 Bit 4, *cnfg\_input\_mode: man\_holdover* set *Low*), or
- Manual Mode (Reg. 34 Bit 4, *cnfg\_input\_mode: man\_holdover* set *High*).

#### Automatic Mode

FINAL

In Automatic mode, the device can be configured to operate using either:

- Averaged (Reg. 40 Bit 7, *cnfg\_holdover\_modes*, *auto\_averaging:* set *High*) or
- Instantaneous (Reg. 40 Bit 7, cnfg\_holdover\_modes, auto\_averaging: set Low).

#### Averaged

In the Averaged mode, the frequency (as reported by *sts\_current\_DPLL\_frequency*, see Reg. OC, Reg. OD and Reg. O7) is filtered internally using an Infinite Impulse Response filter, which can be set to either:

• Fast

(Reg. 40 Bit 6, *cnfg\_holdover\_modes, fast\_averaging:* set *High*),

giving a -3 dB filter response point corresponding to a period of approx. eight minutes, or

• Slow

(Reg. 40 Bit 6, *cnfg\_holdover\_modes, fast\_averaging:* set *Low*)

giving a -3 dB filter response point corresponding to a period of approx. 110 minutes.

#### Instantaneous

In Instantaneous mode, the DPLL freezes at the frequency it was operating at the time of entering Holdover mode. It does this by using only its internal DPLL integral path value (as reported in Reg. OC, OD, and O7) to determine output frequency. The DPLL proportional path is not used so that any recent phase disturbances have a minimal effect on the Holdover frequency. The integral value used can be viewed as a filtered version of the locked output frequency over a short period of time. The period being in inverse proportion to the DPLL bandwidth setting.



FINAL

DATASHEET





Note... The state diagram above is for TO DPLL only, and the 3-bit state value refers to the register sts\_operating Reg. 09 Bits [2:0] TO\_DPLL\_operating \_mode. By contrast, the T4 DPLL has only automatic operation and can be in one of only two possible states: "Instantaneous Automatic Holdover" with zero frequency offset (its start-up state), or "Locked". The T4 DPLL states are not configurable by the User and there is no "Free-run" state.



#### ADVANCED COMMUNICATIONS

#### FINAL

#### Manual Mode

(Reg. 34 Bit 4, *cnfg\_input\_mode*, *man\_holdover* set *High*.) The Holdover frequency is determined by the value in register *cnfg\_holdover\_frequency* (Reg. 3E, Reg. 3F, and part of Reg. 40). This is a 19-bit signed number, with a LSB resolution of 0.0003068 ppm, which gives an adjustment range of ±80 ppm. This value can be derived from a reading of the register

*sts\_current\_DPLL\_frequency* (Reg. OD, Reg. OC and Reg. O7), which gives, in the same format, an indication of the current output frequency deviation, which would be read when the device is locked. If required, this value could be read by external software and averaged over time. The averaged value could then be fed to the *cnfg\_holdover\_frequency* register, ready for setting the averaged frequency value when the device enters Holdover mode. The *sts\_current\_DPLL\_frequency* value is internally derived from the Digital Phase Locked Loop (DPLL) integral path, which represents a short-term average measure of the current frequency, depending on the locked loop bandwidth (Reg. 67) selected.

It is also possible to combine the internal averaging filters with some additional software filtering. For example the internal fast filter could be used as an anti-aliasing filter and the software could further filter this before determining the actual Holdover frequency. To support this feature, a facility to read out the internally averaged frequency has been provided. By setting Reg. 40, Bit 5, *cnfg\_holdover\_modes, read\_average,* the value read back from the *cnfg\_holdover\_frequency* register will be the filtered value. The filtered value is available regardless of what actual Holdover mode is selected. Clearly this results in the register not reading back the data that was written to it.

#### Example: Software averaging to eliminate temperature drift.

Select Manual Holdover mode by setting Reg. 34 Bit 4, *cnfg\_input\_mode, man\_holdover High*.

Select Fast Holdover Averaging mode by setting Reg. 40 Bit 6, *cnfg\_holdover\_modes*, *auto\_averaging High* and Reg. 40 Bit 7 *High*.

Select to be able to read back filtered output by setting Reg. 40 Bit 5, *cnfg\_holdover\_modes*, *read\_average High*.

Software periodically reads averaged value from the *cnfg\_holdover\_frequency* register and the temperature (not supplied from ACS8530). Software processes frequency and temperature and places data in software look-up table or other algorithm. Software writes back

appropriate averaged value into the *cnfg\_holdover\_frequency* register.

Once Holdover mode is entered, software periodically updates the *cnfg\_holdover\_frequency* register using the temperature information (not supplied from ACS8530).

#### Mini-holdover Mode

Holdover mode so far described refers to a state to which the internal state machine switches as a result of activity or frequency alarms, and this state is reported in Reg. 09. To avoid the DPLL's frequency being pulled off as a result of a failed input, then the DPLL has a fast mechanism to freeze its current frequency within one or two cycles of the input clock source stopping. Under these circumstances the DPLL enters Mini-holdover mode; the Mini-holdover frequency used being determined by Reg. 40, Bits [4:3], *cnfg\_holdover\_modes, mini\_holdover\_mode.* 

Mini-holdover mode only lasts until one of the following happens:

- A new source has been selected, or
- The state machine enters Holdover mode, or
- The original fault on the input recovers.

#### External Factors Affecting Holdover Mode

If the external OCXO frequency is varying due to temperature fluctuations in the room, then the instantaneous value can be different from the average value, and then it may be possible to exceed the 0.05 ppm limit (depending on how extreme the temperature fluctuations are). It is advantageous to shield the OCXO to slow down frequency changes due to drift and external temperature fluctuations.

The frequency accuracy of Holdover mode has to meet the ITU-T, ETSI and Telcordia performance requirements. The performance of the external oscillator clock is critical in this mode, although only the frequency stability is important - the stability of the output clock in Holdover is directly related to the stability of the external oscillator.

#### Pre-locked2 Mode

This state is very similar to the Pre-Locked state. It is entered from the Holdover state when a reference source has been selected and applied to the phase locked loop. It is also entered if the device is operating in Revertive mode and a higher-priority reference source is restored.

The ACS8530 will spend a maximum of 100 seconds in the Pre-locked2 mode. If the device is required to spend



#### FINAL

#### TO DPLL Main Features

up to 700 seconds acquiring lock (e.g. in a Stratum3E application) external software will be required to force the device into Locked mode until phase lock has been achieved. Without software control, if the device cannot achieve lock within 100 seconds, the reference is disqualified and a phase alarm is raised on it. It will then revert to Holdover mode and another reference source, if available, will be selected.
TO I

#### **DPLL Architecture and Configuration**

A Digital PLL gives a stable and consistent level of performance that can be easily programmed for different dynamic behavior or operating range. It is not affected by operating conditions or silicon process variations. Digital synthesis is used to generate all required SONET/SDH output frequencies. The digital logic operates at 204.8 MHz that is multiplied up from the external 12.800 MHz oscillator module. Hence the best resolution of the output signals from the DPLL is one 204.8 MHz cycle or 4.9 ns.

Additional resolution and lower final output jitter is provided by a de-jittering Analog PLL that reduces the 4.9 ns p-p jitter from the digital down to 500 ps p-p and 60 ps RMS as typical final outputs measured broadband (from 10 Hz to 1 GHz).

This arrangement combines the advantages of the flexibility and repeatability of a DPLL with the low jitter of an APLL. The DPLLs in the ACS8530 are uniquely very programmable for all PLL parameters of bandwidth (from 0.5 mHz up to 70 Hz), damping factor (from 1.2 to 20), frequency acceptance and output range (from 0 to 80 ppm, typically 9.2 ppm), input frequency (12 common SONET/SDH spot frequencies) and input-to-output phase offset (in 6 ps steps up to 200 ns). There is no requirement to understand the loop filter equations or detailed gain parameters since all high level factors such as overall bandwidth can be set directly via registers in the microprocessor interface. No external critical components are required for either the internal DPLLs or APLLs, providing another key advantage over traditional discrete designs.

The T4 DPLL is similar in structure to the T0 DPLL, but since the T4 is only providing a clock synthesis and input to output frequency translation function, with no defined requirement for jitter attenuation or input phase jump absorption, then its bandwidth is limited to the high end and the T4 does not incorporate many of the Phase Buildout and adjustment facilities of the T0 DPLL.

- Two programmable DPLL bandwidth controls (Locked and Acquisition bandwidth), each with 18 steps from 0.5 mHz to 70 Hz
- Programmable damping factor for optional faster locking and peaking control. Factors = 1.2, 2.5, 5, 10 or 20
- Multiple phase lock detectors
- Input to output phase offset adjustment (Master/Slave), ±200 ns, 6 ps resolution step size
- PBO phase offset on source switching disturbance down to ±5 ns
- Detection of phase jump on the current source: programmable limit from 1 3.5 us in 100 ms
- Optional automatic Phase Build-out event on a detected input phase jump
- Multi-cycle phase detection and locking, programmable up to ±8192 UI - improves jitter tolerance in direct lock mode
- Holdover frequency averaging with a choice of averaging times: 8 minutes or 110 minutes and value can be read out
- Multiple E1 and DS1 outputs supported
- Low jitter MFrSync (2 kHz) and FrSync (8 kHz) outputs
- 2 kHz and 8 kHz on TO1 to TO7 with programmable pulse width and polarity.

#### **T4 DPLL Main Features**

- A single programmable DPLL bandwidth control: 18 Hz, 35 Hz, or 70 Hz
- Programmable damping factor for optional faster locking and peaking control. Factors = 1.2, 2.5, 5, 10 or 20
- Multiple phase lock detectors
- Multi-cycle phase detection and locking, programmable up to ±8192 UI - improves jitter tolerance in direct lock mode
- DS3/E3 support (44.736 MHz / 34.368 MHz) at same time as OC-N rates from TO
- Low jitter E1/DS1 options at same time as OC-N rates from T0
- Frequencies of n x E1/DS1 including 16 and 12 x E1, and 16 and 24 x DS1 supported
- Low jitter 2 kHz and 8 kHz outputs on TO1 to TO7
- Can use the T4 DPLL as an Independent FrSync DPLL
- Can use the phase detector in T4 DPLL to measure the input phase difference between two inputs.

#### DATASHEET



#### ADVANCED COMMUNICATIONS

FINAL

The structure of the TO and T4 PLLs are shown later in Figure 11 in the section on output clock ports. That section also details how the DPLLs and particular output frequencies are configured. The following sections detail some component parts of the DPLL.

#### TO DPLL Automatic Bandwidth Controls

In Automatic Bandwidth Selection mode (Reg. 3B Bit 7), the TO DPLL bandwidth setting is selected automatically from the Acquisition Bandwidth or Locked Bandwidth configurations programmed in *cnfg\_TO\_DPLL\_acq\_bw* Reg. 69 and *cnfg\_TO\_DPLL\_locked\_bw* Reg. 67 respectively. If this mode is not selected, the DPLL acquires and locks using only the bandwidth set by Reg. 67.

#### **Phase Detectors**

A Phase and Frequency detector is used to compare input and feedback clocks. This operates at input frequencies up to 77.76 MHz. The whole DPLL can operate at spot frequencies from 2 kHz up to 77.76 MHz (155.52 MHz is internally divided down to 77.76 MHz). A common arrangement however is to use Lock8k mode (See Reg. 22 to 2D, Bit 6) where all input frequencies are divided down to 8 kHz internally. Marginally better MTIE figures may be possible in direct lock mode due to more regular phase updates. This direct locking capability is one of the unique features of the ACS8530.

A patented multi-phase detector is used in order to give an infinitesimally small input phase resolution combined with large jitter tolerance. The following phase detectors are used:

- Phase and frequency detector (±360 deg or ± 180 deg range)
- An Early/ Late Phase detector for fine resolution
- A multi-cycle phase detector for large input jitter tolerance (up to 8191 UI), which captures and remembers phase differences of many cycles between input and feedback clocks.

The phase detectors can be configured to be immune to occasional missing input clock pulses by using nearest edge detection ( $\pm$ 180 deg capture) or the normal  $\pm$  360 deg phase capture range which gives frequency locking. The device will automatically switch to nearest edge locking when the multi-UI phase detector is not enabled, and the other phase detectors have detected that phase lock has been achieved. It is possible to disable the selection of nearest edge locking via Reg. 03

Bit 6 set to 1. In this setting, frequency locking will always be enabled.

The balance between the first two types of phase detector employed can be adjusted via registers 6A to 6D. The default settings should be sufficient for all modes. Adjustment of these settings affects only small signal overshoot and bandwidth.

The multi-cycle phase detector is enabled via Reg. 74, Bit 6 set to 1 and the range is set in exponentially increasing steps from  $\pm 1$  UI, 3 UI, 7 UI, 15 UI ... up to 8191 UI via Reg. 74, Bits [3:0]. When this detector is enabled it keeps a track of the correct phase position over many cycles of phase difference to give excellent jitter tolerance. This provides an alternative to switching to Lock8k mode as a method of achieving high jitter tolerance.

An additional control (Reg. 74 Bit 5) enables the multiphase detector value to be used in the final phase value as part of the DPLL loop. When enabled by setting *High*, the multi cycle phase value will be used in the loop and gives faster pull in (but more overshoot). The characteristics of the loop will be similar to Lock8k mode where again large input phase differences contribute to the loop dynamics. Setting the bit *Low* only uses a max figure of 360 degrees in the loop and will give slower pullin but gives less overshoot. The final phase position that the loop has to pull in to is still tracked and remembered by the multi-cycle phase detector in either case.

#### Phase Lock/Loss Detection

Phase lock/loss detection is handled in several ways. Phase loss can be triggered from:

- The fine phase lock detector, which measures the phase between input and feedback clock
- The coarse phase lock detector, which monitors whole cycle slips
- Detection that the DPLL is at min or max frequency
- Detection of no activity on the input.

Each of these sources of phase loss indication is individually enabled via register bits (see Reg. 73, 74 and 4D). Phase lock or lost is used to determine whether to switch to nearest edge locking and whether to use Acquisition or Locked bandwidth settings for the DPLL. Acquisition bandwidth is used for faster pull in from an unlocked state.

The coarse phase lock detector detects phase differences of n cycles between input and feedback clocks, where n is set by Reg. 74, Bits 3:0; the same register that is used for



#### ADVANCED COMMUNICATIONS

FINAL

the coarse phase detector range, since these functions go hand in hand. This detector may be used in the case where it is required that a phase loss indication is not given for reasonable amounts of input jitter and so the fine phase loss detector is disabled and the coarse detector is used instead.

#### Damping Factor Programmability

The DPLL damping factor is set by default to provide a maximum wander gain peak of around 0.1 dB. Many of the specifications (e.g. GR-1244-CORE<sup>[19]</sup>, G.812<sup>[10]</sup> and G.813<sup>[11]</sup>) specify a wander transfer gain of less than 0.2 dB. GR-253<sup>[17]</sup> specifies jitter (not wander) transfer of less than 0.1 dB. To accommodate the required levels of transfer gain, the ACS8530 provides a choice of damping factors, with more choice given as the bandwidth setting increases into the frequency regions classified as jitter. Table 5 shows which damping factors are available for selection at the different bandwidth settings, and what the corresponding jitter transfer approximate gain peak will be.

| Table 5 Available Damping Factors for different DPLL |
|------------------------------------------------------|
| Bandwidths, and associated Jitter Peak Values        |

| Bandwidth       | Reg. 6B [2:0] | Damping<br>Factor selected | Gain Peak/ dB |
|-----------------|---------------|----------------------------|---------------|
| 0.5 mHz to 4 Hz | 1, 2, 3, 4, 5 | 5                          | 0.1           |
| 8 Hz            | 1             | 2.5                        | 0.2           |
|                 | 2, 3, 4, 5    | 5                          | 0.1           |
| 18 Hz           | 1             | 1.2                        | 0.4           |
|                 | 2             | 2.5                        | 0.2           |
|                 | 3, 4, 5       | 5                          | 0.1           |
| 35 Hz           | 1             | 1.2                        | 0.4           |
|                 | 2             | 2.5                        | 0.2           |
|                 | 3             | 5                          | 0.1           |
|                 | 4, 5          | 10                         | 0.06          |
| 70 Hz           | 1             | 1.2                        | 0.4           |
|                 | 2             | 2.5                        | 0.2           |
|                 | 3             | 5                          | 0.1           |
|                 | 4             | 10                         | 0.06          |
|                 | 5             | 20                         | 0.03          |

#### Local Oscillator Clock

The Master system clock on the ACS8530 should be provided by an external clock oscillator of frequency 12.800 MHz. The clock specification is important for meeting the AT&T, ITU/ETSI and Telcordia performance requirements for Holdover mode. Telcordia specifications require a non-temperature-related drift of less than 1 ppb per day and a drift of 10 ppb over the temperature range 0 to +50°C.

#### Telcordia GR-1244 Specification

#### Table 6 Stratum 3E Specification

| Parameter                        | Value                                                                                   |
|----------------------------------|-----------------------------------------------------------------------------------------|
| Initial Offset                   | ±1 x 10 <sup>-9</sup>                                                                   |
| Offset Over Temperature (Note i) | ±10 x 10 <sup>-9 (Note ii)</sup>                                                        |
| Drift Rate Due to Ageing         | ±1.16 x 10 <sup>.14</sup> /second <sup>(Note ii)</sup><br>(= 1 x 10 <sup>.9</sup> /day) |

Notes: (i) Figure quoted is for long-term drift over the range 0°C to +40°C, but for short-term (<96 hours) the range is -5°C to +50°C. Max rate of drift = ±30°C/hr.

(ii) Determined by external XO

Please contact Semtech for information on crystal oscillator suppliers.

#### **Crystal Frequency Calibration**

The absolute crystal frequency accuracy is less important than the stability since any frequency offset can be compensated by adjustment of register values in the IC. This allows for calibration and compensation of any crystal frequency variation away from its nominal value. ± 50 ppm adjustment would be sufficient to cope with most crystals, in fact the range is an order of magnitude larger due to the use of two 8-bit register locations. The setting of the *cnfg\_nominal\_frequency* register allows for this adjustment. An increase in the register value increases the output frequencies by 0.0196229 ppm for each LSB step.

Note... The default register value (in decimal) = 39321 (9999 hex) = 0 ppm offset. The minimum to maximum offset range of the register is 0 to 65535 dec, giving an adjustment range of -771 ppm to +514 ppm of the output frequencies, in 0.0196229 ppm steps. Example: If the crystal was oscillating at 12.8 MHz + 5 ppm, then the calibration value in the register to give a - 5 ppm adjustment in output frequencies to compensate for the crystal inaccuracy, would be: 39321 - (5 / 0.0196229) = 39066 (dec) = 989A (hex).

## ACS8530 SETS

#### Revision 3.02/November 2005 © Semtech Corp.

### Output Wander

Wander and jitter present on the output clocks are dependent on:

- The magnitude of wander and jitter on the selected input reference clock (in Locked mode)
- The internal wander and jitter transfer characteristic (in Locked mode)
- The jitter on the local oscillator clock
- The wander on the local oscillator clock (in Holdover mode).

Wander and jitter are treated in different ways to reflect their differing impacts on network design. Jitter is always strongly attenuated, whilst wander attenuation can be varied to suit the application and operating state. Wander and jitter attenuation is performed using a digital phase locked loop (DPLL) with a programmable bandwidth. This gives a transfer characteristic of a low pass filter, with a programmable pole. It is sometimes necessary to change the filter dynamics to suit particular circumstances - one example being when locking to a new source, the filter can be opened up to reduce locking time and can then be tightened again to remove wander. A change between different bandwidths for locking and for acquisition is handled automatically within the ACS8530.

There may be a phase shift across the ACS8530 between the selected input reference source and the output clock over time, mainly caused by frequency wander in the external oscillator module. Higher stability XOs will give better performance for MTIE. The oscillator becomes more critical at DPLL bandwidth near to or below 0.1 Hz since the rate of change of the DPLL may be slow compared to the rate of change of the oscillator frequency. Shielding of the OCXO can further slow down the rate of change of temperature and hence frequency, thus improving output wander performance.

The phase shift may vary over time but will be constrained to lie within specified limits. The phase shift is characterized using two parameters, MTIE (Maximum Time Interval Error) and TDEV (Time Deviation) which, although being specified in all relevant specifications, differ in acceptable limits in each one. Typical measurements for the ACS8530 are shown in Figure 6, for Locked mode operation. Figure 7 shows a typical measurement of Phase Error accumulation in Holdover mode operation.

The required performance for phase variation during Holdover is specified in several ways and depends on the relevant specification (See "References" on page 148) for example:

- 1. ETSI ETS 300 462-5<sup>[4]</sup>, Section 9.1, requires that the short-term phase error during switchover (i.e. Locked to Holdover to Locked) be limited to an accumulation rate no greater than 0.05 ppm during a 15 second interval.
- 2. ETSI ETS 300 462-5<sup>[4]</sup>, Section 9.2, requires that the long-term phase error in the Holdover mode should not exceed

 $\{(a1+a2)S+0.5bS^2+c\}, where$ 

FINAL

- a1 = 50 ns/s (allowance for initial frequency offset) a2 = 2000 ns/s (allowance for temperature variation) b =  $1.16 \times 10^{-4} \text{ ns/s}^2$  (allowance for ageing) c = 120 ns (allowance for entry into Holdover mode).
- c = 120 ins (allowance for entry into Holdover mode). S = Elapsed time (s) after loss of external ref. input.
- ANSI Tin1.101-1999<sup>[1]</sup>, Section 8.2.2, requires that the phase variation be limited so that no more than 255 slips (of 125 μs each) occur during the first day of Holdover. This requires a frequency accuracy better than:

 $((24 \times 60 \times 60)+(255 \times 125\mu s))/(24 \times 60 \times 60)$ = 0.37 ppm. Temperature variation is not restricted, except to within the normal bounds of 0 to 50°C.

- 4. Telcordia GR.1244.CORE<sup>[19]</sup>, Section 5.2, shows that an initial frequency offset of 50 ppb is permitted on entering Holdover, whilst a drift over temperature of 280 ppb is allowed; an allowance of 40 ppb is permitted for all other effects.
- 5. ITU G.822<sup>[12]</sup>, Section 2.6, requires that the slip rate during category (b) operation (interpreted as being applicable to Holdover mode operation) be limited to less than 30 slips (of 125 μs each) per hour.

 $((60 \times 60) + (30 \times 125 \ \mu s))/(60 \times 60)) = 1.042 \ ppm$ 

Page 23

#### DAT<u>ASHEET</u>

# SEMTECH

**ADVANCED COMMUNICATIONS** 



FINAL

DATASHEET

Figure 6 Maximum Time Interval Error and Time Deviation of TO PLL Output Port



F8530D\_027MtieTdevCombF6\_01

Figure 7 Phase Error Accumulation of TO PLL Output Port in Holdover Mode





#### FINAL

#### DATASHEET

#### Jitter and Wander Transfer

The ACS8530 has a programmable jitter and wander transfer characteristic. This is set by the DPLL bandwidth. The -3 dB jitter transfer attenuation point can be set in the range from 0.5 mHz to 70 Hz in 18 steps. The wander and jitter transfer characteristic is shown in Figure 8. Wander on the local oscillator clock will not have a significant effect on the output clock whilst in Locked mode, provided that the DPLL bandwidth is set high enough so that the DPLL can compensate quickly enough for any frequency changes in the crystal.

In Free-run or Holdover mode wander on the crystal is more significant. Variation in crystal temperature or supply voltage both cause drifts in operating frequency, as does ageing. These effects must be limited by careful selection of a suitable component for the local oscillator, as specified in the section See Local Oscillator Clock.

#### **Phase Build-out**

Phase Build-out (PBO) is the function to minimize phase transients on the output SEC clock during input reference switching. If the currently selected input reference clock source is lost (due to a short interruption, out of frequency detection, or complete loss of reference) the second, next highest priority reference source will be selected, and a PBO event triggered.

ITU-T G.813<sup>[11]</sup> states that the maximum allowable shortterm phase transient response, resulting from a switch from one clock source to another, with Holdover mode entered in between, should be a maximum of 1 us over a 15 second interval. The maximum phase transient or jump should be less than 120 ns at a rate of change of less than 7.5 ppm and the Holdover performance should be better than 0.05 ppm. The ACS8530 performance is well within this requirement. The typical phase disturbance on clock reference source switching will be less than 5 ns on the ACS8530. The PBO requirement, as specified in Telcordia GR-1244-CORE<sup>[19]</sup>, Section 5.7, is that a phase transient of greater than 3.5 µs occurring in less than 0.1 seconds should be absorbed for Stratum 3E level clocks. The ACS8530 can be configured to trigger a PBO event on an input phase transient of between 1 and 3.5 µs, programmable, via Reg. 76.

The PBO operation can be set to operate automatically or it can operate under external control. For example an input phase jump of > 1 to 3.5  $\mu$ s could be absorbed automatically or just flagged by the device with an interrupt raised, the external processor can then decide when and whether to perform a PBO event to absorb the phase disturbance. The monitoring block for detecting

*Figure 8 TO DPLL Wander and Jitter Measured Transfer Characteristics (Jitter = 0.2 UI p-p)* 





#### ADVANCED COMMUNICATIONS

phase shifts within the 0.1 second period operates in the following manner: When the input phase changes by more than 156 ns with respect to an internal version of the DPLL output then the internal 0.1 second interval counter is started. This internal DPLL output can be considered as representing the previous phase of the input. If the phase change is greater than the preset threshold (programmable from 1 to  $3.5 \,\mu$ s) during any time up to the 0.1 second limit, then a PBO event will be triggered automatically (with Reg. 76, Bits 5 and 4 = 1), hence absorbing the phase disturbance. The disturbance to the DPLL is minimal with low DPLL bandwidth and when the input phase change occurs within a small time interval.

When a PBO event is triggered, the device enters a temporary Holdover state. When in this temporary state, the phase of the input reference is measured, relative to the output. The device then automatically accounts for any measured phase difference and adds the appropriate phase offset into the DPLL to compensate. Following a PBO event, whatever the phase difference on change of input, the output phase transient is minimized to be no greater than 5 ns.

On the ACS8530, PBO can be enabled, disabled or frozen using the microprocessor interface. By default, it is enabled. When PBO is enabled, PBO can also be frozen (at the current offset setting). The device will then ignore any further PBO events occurring on any subsequent reference switch, and maintain the current phase offset. If PBO is disabled while the device is in the Locked mode, there may be a phase shift on the output SEC clocks as the DPLL locks back to 0 degrees phase error. The rate of phase shift will depend on the programmed bandwidth. Enabling PBO whilst in the Locked stated will also trigger a PBO event.

#### PBO Phase Offset

In order to minimize the systematic (average) phase error for PBO, a PBO Phase Offset can be programmed in 0.101 ns steps in the *cnfg\_PBO\_phase\_offset* register, Reg.72. The range of the programmable PBO phase offset is restricted to  $\pm 1.4$  ns. This can be used to eliminate an accumulation of phase shifts in one direction.

#### Input to Output Phase Adjustment

When PBO is off (including Auto-PBO on phase transients), such that the system always tries to align the outputs to the inputs at the 0° position, there is a mechanism provided in the ACS8530 for precise fine tuning of the output phase position with respect to the input. This can be used to compensate for circuit and board wiring delays. The output phase can be adjusted in 6 ps steps up to 200 ns in a positive or negative direction. The phase adjustment actually changes the phase position of the feedback clock so that the DPLL adjusts the output clock phases to compensate. The rate of change of phase is therefore related to the DPLL bandwidth. For the DPLL to track large instant changes in phase, either Lock8k mode should be on, or the coarse phase detector should be enabled. Register *cnfg\_phase\_offset* at Reg. 70 and 71 controls the output phase, which is only used when PBO is off (Reg. 48, Bit 2 = 0 and Reg. 76, Bit 4 = 0).

#### Input Wander and Jitter Tolerance

FINAL

The ACS8530 is compliant to the requirements of all relevant standards, principally ITU Recommendation  $G.825^{[15]}$ , ANSI DS1.101-1999<sup>[1]</sup>, Telcordia GR1244<sup>[19]</sup>, GR253<sup>[17]</sup>, G812<sup>[10]</sup>, G813<sup>[11]</sup> and ETS 300 462-5 (1996)<sup>[4]</sup>.

All reference clock inputs have a tight frequency tolerance but a generous jitter tolerance. Pull-in, hold-in and pull-out ranges are specified in Table 7. Minimum jitter tolerance masks are specified in Figures 9 and 10, and Tables 7 and 9, respectively. The ACS8530 will tolerate wander and jitter components greater than those shown in Figure 9 and Figure 10, up to a limit determined by a combination of the apparent long-term frequency offset caused by wander and the eye-closure caused by jitter (the input source will be rejected if the offset pushes the frequency outside the hold-in range for long enough to be detected, whilst the signal will also be rejected if the eye closes sufficiently to affect the signal purity). Either the Lock8k mode, or one of the extended phase capture ranges should be engaged for high jitter tolerance according to these masks.

All reference clock ports are monitored for quality, including frequency offset and general activity. Single short-term interruptions in selected reference clocks may not cause re- arrangements, whilst longer interruptions, or multiple, short-term interruptions, will cause rearrangements, as will frequency offsets which are sufficiently large or sufficiently long to cause loss-of-lock in the phase-locked loop. The failed reference source will be removed from the priority table and declared as unserviceable, until its perceived quality has been restored to an acceptable level.



## ACS8530 SETS

#### ADVANCED COMMUNICATIONS

FINAL

DATASHEET

Table 7 Input Reference Source Jitter Tolerance

| Jitter Tolerance             | Frequency<br>Monitor<br>Acceptance<br>Range | Frequency Acceptance Range<br>(Pull-in)             | Frequency Acceptance Range<br>(Hold-in) | Frequency Acceptance Range<br>(Pull-out) |  |  |
|------------------------------|---------------------------------------------|-----------------------------------------------------|-----------------------------------------|------------------------------------------|--|--|
| G.703 <sup>[6]</sup>         |                                             |                                                     |                                         |                                          |  |  |
| G.783 <sup>[9]</sup>         | -                                           | ±4.6 ppm (see Note (i))<br>±9.2 ppm (see Note (ii)) | ±4.6 ppm (see Note (i))                 | ±4.6 ppm (see Note (i))                  |  |  |
| G.823 <sup>[13]</sup>        | ±16.6 ppm                                   |                                                     | ±9.2 ppm (see Note (ii))                | ±9.2 ppm (see Note (ii))                 |  |  |
| GR-1244-CORE <sup>[19]</sup> | -                                           |                                                     |                                         |                                          |  |  |

Notes: (i) The frequency acceptance and generation range will be ±4.6 ppm around the required frequency when the external crystal frequency accuracy is within a tolerance of ±4.6 ppm.

(ii) The fundamental acceptance range and generation range is ±9.2 ppm with an exact external crystal frequency of 12.800 MHz. This is the default DPLL range, the range is also programmable from 0 to 80 ppm in 0.08 ppm steps.

*Figure 9 Minimum Input Jitter Tolerance (OC-3/STM-1)* 



Table 8 Amplitude and Frequency Values for Jitter Tolerance (OC-3/STM-1)

| STM<br>level | -    | c amp<br>terval |    | e (unit | (unit Frequency ( |      |       |       | (Hz)   |       |      |     |       |      |     |
|--------------|------|-----------------|----|---------|-------------------|------|-------|-------|--------|-------|------|-----|-------|------|-----|
|              | AO   | A1              | A2 | A3      | A4                | FO   | F1    | F2    | F3     | F4    | F5   | F6  | F7    | F8   | F9  |
| STM-1        | 2800 | 311             | 39 | 1.5     | 0.15              | 12 u | 178 u | 1.6 m | 15.6 m | 0.125 | 19.3 | 500 | 6.5 k | 65 k | 1.3 |



FINAL

DATASHEET

Figure 10 Minimum Input Jitter Tolerance (DS1/E1)



 Table 9 Amplitude and Frequency Values for Jitter Tolerance (DS1/E1)

| Туре | Spec.                        | Amplitu | de (UI p-p) | Frequency (Hz) |       |      |      |
|------|------------------------------|---------|-------------|----------------|-------|------|------|
|      |                              | A1      | A2          | F1             | F2    | F3   | F4   |
| DS1  | GR-1244-CORE <sup>[19]</sup> | 5       | 0.1         | 10             | 500   | 8 k  | 40 k |
| E1   | ITU G.823 <sup>[13]</sup>    | 1.5     | 0.2         | 20             | 2.4 k | 18 k | 100  |

## Using the DPLLs for Accurate Frequency and Phase Reporting

The frequency monitors in the ACS8530 perform frequency monitoring with a programmable acceptable limit of up to  $\pm 60.96$  ppm. The resolution of the measurement is 3.8 ppm and the measured frequency can be read back from Reg. 4C, with channel selection at Reg. 4B. For more accurate measurement of both frequency and phase, the TO and T4 DPLLs and their phase detectors, can be used to monitor both input frequency and phase. The T0 DPLL is always monitoring the currently locked to source, but if the T4 path is not used then the T4 DPLL can be used as a roving phase and frequency meter. Via software control it could be switched to monitor each input in turn and both the phase and frequency can be reported with a very fine resolution.

The registers *sts\_current\_DPLL\_frequency* (Reg. OC, Reg. OD and Reg. O7) report the frequency of either the TO or T4 DPLL with respect to the external crystal XO frequency (after calibration via Reg. 3C, 3D if used). The selection of T4 or TO DPLL reporting is made via Reg. 4B, Bit 4. The value is a 19-bit signed number with one LSB representing 0.0003068 ppm (range of ±80 ppm). This value is actually the integral path value in the DPLL, and as such corresponds to an averaged measurement of the input frequency, with an averaging time inversely proportional to the DPLL bandwidth setting. Reading this regularly can show how the currently locked source is varying in value e.g. due to frequency wander on its input.

The input phase, as seen at the DPLL phase detector, can be read back from register *sts\_current\_phase*, Reg. 77 and 78. T0 or T4 DPLL phase detector reporting is again controlled by Reg. 4B, Bit 4. One LSB corresponds to approximately 0.7 degrees phase difference. For the T0 DPLL this will be reporting the phase difference between the input and the internal feedback clock. The phase result is internally averaged or filtered with a -3 dB attenuation point at approximately 100 Hz. For low DPLL bandwidths, 1 mHz for example, this measured phase information from the T0 DPLL gives input phase wander in the frequency band from for example 1 mHz to 100 Hz. This could be used to give a crude input MTIE measurement up to an observation period of approximately 1000 seconds using external software.

In addition, the T4 DPLL phase detector can be used to make a phase measurement between two inputs. Reg. 65, Bit 7 is used to switch one input to the T4 phase detector over to the current T0 input. The other phase detector input remains connected to the selected T4 input source, the selected source can be forced via Reg. 35,



| Action | Result |
|--------|--------|

same.

With the Slave locked to the

will be guaranteed to be the

Master, their output frequencies

These two actions ensure that if

the Master device fails, the Slave

be used to measure the phase difference between the currently selected source and the stand-by source, or it

could be used to measure the phase wander of all stand-

by sources with respect to the current source by selecting

each input in sequence. An MTIE and TDEV calculation

could be made for each input via external processing.

**Configuration for Redundancy Protection** 

redundancy-protection scheme within a Network Element

When two ACS8530 devices are to be used in a

FINAL Bits [3:0], or changed via the T4 priority (Reg. 18 to 1E, It is expected that an NE will use the TO output for its internal operations. The phase of the outputs from the T4 path (TO8 & TO9) will not be aligned, unless the T4 Consequently the phase detector from the T4 DPLL could outputs are locked to the TO outputs.

> In many applications, the clocks supplied into the system are required to be aligned not only in frequency, but also in phase between the Master and Slave devices. This ensures minimal disturbance when any clock sink switches between Master and Slave.

> In order to ensure that the outputs of the two ACS8530s are always aligned in frequency and phase, the procedures in Table 10 should be followed.

In order to maintain the conditions outlined in Table 10 it is necessary for software systems to maintain monitoring and control functions. These monitoring functions should either poll the device or respond to interrupts in order to maintain the correct settings within the two devices. Please refer to the descriptions or registers mentioned in Table 10 and also Regs 34, 3B, 48, 67 and 69, for more details on these associated settings. See also Application Note AN-SETS-7.

Settina

As programmed

(program 0 to

#### Table 11 MSTSLVB Pin Operation

Feature

Priority of

input I11

**MSTSLVB** 

1 =

Master

|                      | ensure it gets<br>disabled)                     | device cannot lock to<br>the output of the<br>Slave device.                                                                                                                                     |
|----------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Phase<br>Build-out   | As programmed in register                       | If the system<br>requires PBO, then<br>this being enabled<br>on the Master will<br>give the overall<br>system performance<br>with PBO. The slave<br>only needs to track<br>the Master (no PBO). |
| Revertive<br>mode    | As programmed in register                       | Revertive behavior of<br>the Master in a<br>Master/Slave<br>system will define<br>the overall Revertive<br>behavior of the<br>system.                                                           |
| TO DPLL<br>bandwidth | As programmed in register (automatic or manual) | Device selects<br>locked or acquisition<br>bandwidth.                                                                                                                                           |

#### (NE), one will be designated as Master, one as Slave. Table 10 How to Align the Outputs of Two ACS8530s





when Reg. 4B, Bit 4 = 1).

If possible, one device (the

Master).

nominated Slave) should lock to

the other device (the nominated

All programmed priorities within

the two devices should be the

ADVANCED COMMUNICATIONS

DATASHEET

Page 29

Reason

Make sure that the

designated Master

## ACS8530 SETS

DATASHEET

#### ADVANCED COMMUNICATIONS

EMTECH

#### Table 11 MSTSLVB Pin Operation (cont...)

| MSTSLVB      | Feature                  | Setting                                           | Reason                                                                                              |
|--------------|--------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 0 =<br>Slave | Priority of<br>input I11 | 1 (highest priority)                              | When a Slave, this<br>input is designated<br>as that connected to<br>the output of the<br>Master.   |
|              | Phase<br>Build-out       | Disabled                                          | This ensures that the<br>Slave locks to the<br>Master with the<br>minimum phase<br>offset possible. |
|              | Revertive<br>mode        | Enabled                                           | This ensures that the<br>Slave always locks to<br>the Master when it is<br>available.               |
|              | TO DPLL<br>bandwidth     | Forced to the<br>acquisition<br>bandwidth setting | A higher bandwidth<br>on the Slave ensures<br>closer phase<br>tracking.                             |

For direct hardware control of Master or Slave operation the Master/Slave control pin (MSTSLVB) can be used to externally control some of these functions according to Table 11. These functions can also be controlled via software.

Whilst the Master and Slave outputs could be crossconnected and connected to any input on the alternative device, input I11 has been chosen as the input controlled by the MSTSLVB pin.

## Alignment of Priority Tables in Master and Slave ACS8530

In a redundant system where the Slave is normally locked to the Master device, if the Master device fails the Slave device must revert to locking to the same external reference that the Master was locked to. This will ensure that minimum disturbance, both in frequency and phase, is created on the output of the Slave device due to the failure of the Master device. As stated previously (Table 10), it is recommended that the programmed priorities of the reference sources are the same in both devices, apart from the Master/Slave cross-connect inputs.

Both devices can also monitor all their reference sources and determine the validity of each source. It is recommended that the availability of valid sources are also aligned between the two devices. This is achieved by writing the value, as reported by *sts\_sources\_valid*  Reg. OE & OF), from one device into the

FINAL

*cnfg\_sts\_remote\_sources\_valid* register (Reg. 30 & 31) of the other. This will ensure that any source considered invalid by one device is also considered invalid by the other. If a failure of the Master does occur, this will ensure that the Slave will always select the reference that the Master was locked to.

#### T4 Generation in Master and Slave ACS8530

As specified by the I.T.U., there is no need to align the phases of the T4 outputs in Master and Slave devices. For a fully redundant system, there is a need, however, to ensure that all devices select the same reference source. As there is no need to guarantee the alignment of phase of the T4 outputs, the Slave devices T4 input does not need to lock to the Masters T4 output, but only needs to ensure that it locks to the same external reference source. The actions of aligning the priority tables and available reference sources performed for the TO outputs will be equally valid for the T4 outputs. The only difference being that the input connected to the Master's output is disabled for the T4 path (allowing it only to lock to external references). This can be easily achieved as the T4 and T0 paths have separate programmed priorities. There is no defined Holdover requirement for the T4 path.

## Alignment of the Output Clock Phases in Master and Slave ACS8530

When the ACS8530 is locked to a reference source of frequency f, the output clocks of frequency f will be inphase with the reference source (with Phase Build-out disabled). As all TO output clocks from the ACS8530 are derived from the same TO frequency, any frequency greater than f at the output will be "falling edge aligned" with the output at frequency f. Any frequency less than f will be effectively a division of f, if possible. Similarly for T4, all T4 output clocks will be phase-related to the T4 input.

The effect of this relationship is that if the Master and Slave devices are cross-connected with 19.44 MHz clocks, their output clocks at 19.44 MHz, 38.88 MHz, 77.76 MHz, 155.52 MHz & 311.04 MHz will be aligned between the two devices. However, their outputs of 6.48 MHZ, 1.544 MHz, 2.048 MHz, 2 kHz and 8 kHz etc. would not necessarily be aligned. Whilst most applications would not be affected by the non-alignment of most of these clocks, the non-alignment of the 2 kHz and/or the 8 kHz may cause framing errors.



#### ADVANCED COMMUNICATIONS

#### FINAL

There are two ways to align the 2 kHz and/or 8 kHz outputs:

- 1. the use of the External syncing function, or
- 2. directly locking the Slave to 2 kHz or 8 kHz from the Master.

By directly locking the Slave to the 2 kHz (MFrSync) output of the Master, all frequencies output from the Slave will be in phase alignment with the same frequency generated from the Master. If the Slave is directly locked to the 8 kHz (FrSync) output from the Master, then all frequencies except for 2 kHz MFrSync outputs will be in alignment.

If using the external syncing function then the clock and sync signals need to be interconnected between the Master and Slave.

This requires some configuration enhancements. The Sync signal is not locked to, it is sampled using the reference clock and used to realign the generated outputs. The generated outputs are still always locked to the reference clock and related to each other. Details on the Master and Slave interconnection wiring and software configuration can be found in refer to the application note AN-SETS-2. The following section describes the resynchronization operation of the MFrSync via the SYNC2K input.

#### MFrSync and FrSync Alignment-SYNC2K

The SYNC2K input (pin 45) is monitored by the ACS8530 for consistent phase and correct frequency and if it does not pass these quality checks, an alarm flag is raised (Reg. 08, Bit 7 and Reg. 09, Bit 7). The check for consistent phase involves checking that each input edge is within an expected timing window. The window size is set by Reg. 7C, Bits [6:4]. An internal detector senses that a correct SYNC2K signal is present and only then allows the signal to resynchronize the internal dividers that generate the 8 kHz FrSync and 2 kHz MFrSync outputs. This sequence avoids spurious resynchronizations that may otherwise occur with connections and disconnections of the SYNC2K input.

The SYNC2K input will normally be a 2 kHz frequency, only its falling edge is used. It can however be at a frequencies of 4 kHz or 8 kHz without any change to the register setups. Only alignment of the 8 kHz will be achieved in this case.

Safe sampling of the SYNC2K input is achieved by using the currently selected clock reference source to do the

input sampling. This is based on the principle that FrSync alignment is being used on a Slave device that is locked to the clock reference of a Master device that is also providing the 2 kHz SYNC2K input. Phase Build-out mode should be off (Reg. 48, Bit 2 = 0). The 2 kHz MFrSync output from the Master device has its falling edge aligned with the falling edge of the other output clocks, hence the SYNC2K input is normally sampled on the rising edge of the current input reference clock, in order to provide the most margin. Some modification of the expected timing of the SYNC2K with respect to the reference clock can be achieved via Reg. 7B, Bits [1:0]. This allows for the SYNC2K input to arrive either half a reference clock cycle early or up to one and a half cycle late, hence allowing a safe sampling margin to be maintained.

A different sampling resolution is used depending on the input reference frequency and the setting of Reg. 7B Bit 6, cnfg\_sync\_phase. With this bit Low, the SYNC2K input sampling has a 6.48 MHz resolution, this being the preferred reference frequency to lock to from the Master. in conjunction with the SYNC2K 2 kHz, since it gives the most timing margin on the sampling and aligns all of the higher rate OC-3 derived clocks. When Bit 6 is *High* the SYNC2K can have a sampling resolution of either 19.44 MHz (when the current locked to reference is 19.44 MHz) or 38.88 MHz (all other frequencies). This would allow for instance a 19.44 MHz and 2 kHz pair to be used for Slave synchronization or for Line Card synchronization. Reg. 7B Bit 7, indep\_Fr/MFrSync controls whether the 2 kHz MFrSync and 8 kHz FrSync outputs keep their precise alignment with the other output clocks.

When *indep\_FrSync/MFrSync* Reg. 7B Bit 7 is *Low* the FrSyncs and the other higher rate clocks are not independent and their alignment on the falling 8kHz edge is maintained. This means that when bit Sync\_OC-N\_rates is High, the OC-N rate dividers and clocks are also synchronized by the SYNC2K input. On a change of phase position of the SYNC2K, this could result in a shift in phase of the 6.48 MHz output clock when a 19.44 MHz precision is used for the SYNC2K input. To avoid disturbing any of the output clocks and only align the MFrSync and FrSync outputs, at the chosen level of precision, then independent Frame Sync mode can be used (Reg. 7B, Bit 7 = 1). Edge alignment of the FrSync output with other clocks outputs may then change depending on the SYNC2K sampling precision used. For example, with a 19.44 MHz reference input clock and Reg. 7B, Bits 6 & 7 both High (Independent mode and



#### ADVANCED COMMUNICATIONS

FINAL

Sync OC-N rates), then the FrSync output will still align with the 19.44 MHz output but not with the 6.48 MHz output clock.

The FrSync and MFrSync outputs always come from the TO DPLL path. 2kHz and 8kHz outputs can also be produced at the TO1 to TO7 outputs. These can come from either the TO DPLL or from the T4 DPLL, controlled by Reg. 7A, Bit 7.

If required, this allows the T4 DPLL to be used as a separate PLL for the FrSync and MFrSync path with a 2 kHz input and 2 kHz and 8 kHz Frame Sync outputs.

#### **Output Clock Ports**

The device supports a set of main output clocks, TO and T4, and a pair of secondary Sync outputs, FrSync and MFrSync. The two main output clocks, TO and T4, are independent of each other and are individually selectable. The two secondary output clocks, FrSync and MFrSync, are derived from either TO or T4. The frequencies of the main output clocks are selectable from a range of predefined spot frequencies and a variety of output technologies are supported, as defined in Table 12.

#### PECL/LVDS/AMI Output Port Selection

The choice of PECL or LVDS compatibility is programmed via the *cnfg\_differential\_outputs* register, Reg. 3A.

AMI port, T08, supports a composite clock, consisting of a 64 kHz AMI clock with 8 kHz boundaries marked by deliberate violations of the AMI coding rules, as specified in ITU recommendation G.703<sup>[6]</sup>. Departures from the nominal pattern are detected within the ACS8530, and may cause reference-switching if too frequent. See "DC Characteristics: AMI Input/Output Port" on page 139., for more details.

#### **Output Frequency Selection and Configuration**

The output frequency at many of the outputs is controlled by a number of inter-dependent parameters. These parameters control the selections within the various blocks shown in Figure 11.

The ACS8530 contains two main DPLL/APLL paths. Whilst they are largely independent, there are a number of ways in which these two structures can interact. Figure 11 shows an expansion of the original Block Diagram (Figure 1) for the PLL paths.

#### TO DPLL and APLLs

The TO DPLL always produces 77.76 MHz regardless of either the reference frequency (frequency at the input pin of the device) or the locking frequency (frequency at the input of the DPLL Phase and Frequency Detector (PFD)).

The input reference is either passed directly to the PFD or via a pre-divider (not shown) to produce the reference input. The feedback 77.76 MHz is either divided or synthesized to generate the locking frequency.

Digital Frequency Synthesis (DFS) is a technique for generating an output frequency using a higher frequency system clock (204.8 MHz in the case of the 77.76 MHz synthesis). However, the edges of the output clock are not ideally placed in time, since all edges of the output clock will be aligned to the active edge of the system clock. This will mean that the generated clock will inherently have jitter on it equivalent to one period of the system clock.

The TO 77M forward DFS block uses DFS clocked by the 204.8 MHz system clock to synthesize the 77.76 MHz and, therefore, has an inherent 4.9 ns of p-p jitter. There is an option to use an APLL, the TO feedback APLL, to filter out this jitter before the 77.76 MHz is used to generate the feedback locking frequency in the TO feedback DFS block. This analog feedback option allows a lower jitter (<1 ns) feedback signal to give maximum performance. The digital feedback option is present so that when the output path is switched to digital feedback the two paths remain synchronized.

The TO 77M forward DFS block is also the block that handles Phase Build-out and any phase offset programmed into the device. Hence, the TO 77M forward DFS and the TO 77M output DFS blocks are locked in frequency but may be offset in phase.

The T0 77M output DFS block also uses the 204.8 MHz system clock and always generates 77.76 MHz for the output clocks (with inherent 4.9 ns of jitter). This is fed to another DFS block and to the T0 output APLL. The low frequency T0 LF output DFS block is used to produce three frequencies; two of them, Digital1 and Digital2, are available for selection to be produced at outputs T01-T07, and the third frequency can produce multiple E1/DS1 rates via the filtering APLLs. The input clock to the T0 LF output DFS block is either 77.76 MHz from the T0 output APLL (post jitter filtering) or 77.76 MHz direct from the T0 77M output DFS. Utilizing the clock from the T0 output APLL will result in lower jitter outputs from the T0 LF output DFS block.

## ACS8530 SETS



However, when the input to the TO APLL is taken from the TO LF output DFS block, the input to that block comes directly from the TO 77M output DFS block so that a "loop" is not created.

Locking Frequency

TO DPLL

edback DFS

The TO output APLL is for multiplying and filtering. The input to the TO output APLL can be either 77.76 MHz from the TO 77M output DFS block or an alternative frequency from the TO LF output DFS block (offering 77.76 MHz, 12E1, 16E1, 24DS1 or 16DS1). The frequency from the TO output APLL is four times its input frequency i.e. 311.04 MHz when used with a 77.76 MHz input. The TO output APLL is subsequently divided by 1, 2, 4, 6, 8, 12, 16 and 48 and these are available at the TO1-TO7 outputs.

#### **T4 DPLL & APLL**

The T4 path is much simpler than the T0 path. This path offers no Phase Build-out or phase offset. The T4 input can be used to either lock to a reference clock input independent of the TO path, or lock to the TO path. Unlike the TO path, the T4 forward DFS block does not always generate 77.76 MHz. The possible frequencies are listed

in the table. Similar to the TO path, the output of the T4 forward DFS block is generated using DFS clocked by the 204.8 MHz system clock and will have an inherent jitter of 4.9 ns.

Analog

F8530D\_017BLOCKDIA\_04

The T4 feedback DFS also has the facility to be able to use the post T4 APLL (jitter-filtered) clock to generate the feedback locking frequency. Again, this will give the maximum performance by using a low jitter feedback.

The T4 output APLL block is also for multiplying and filtering. The input to the T4 output APLL can come either from the T4 forward DFS block or from the T0 path. The input to the T4 output APLL can be programmed to be one of the following:

- (a) Output from the T4 forward DFS block (12E1, 24DS1, 16E1, 16DS1, E3, DS3, OC-N),
- (b) 12E1 from TO,
- (c) 16E1 from TO,
- (d) 24DS1 from T0,
- (e) 16DS1 from T0.

Page 33



ADVANCED COMMUNICATIONS Figure 11 PLL Block Diagram

EMTECH

FINAL

DATASHEET



#### ADVANCED COMMUNICATIONS

FINAL

The frequency generated from the T4 output APLL block is four times its input frequency i.e. 311.04 MHz when used with a 77.76 MHz input. The T4 output APLL is subsequently divided by 2, 4, 8, 12, 16, 48 and 64 and these are available at the T01-T07 outputs.

The TO8 and TO9 outputs are driven from either the T4 or the T0 path. The TO10 and TO11 outputs are always generated from the T0 path. Reg. 7A Bit 7 selects whether the source of the 2 kHz and 8 kHz outputs available from TO1-TO7 is derived from either the T0 or the T4 paths.

#### **Output Frequency Configuration Steps**

The output frequency selection is performed in the following steps:

1. Does the application require the use of the T4 path as an independent PLL path or not. If not, then the T4

path can be utilized to produce extra frequencies locked to the TO path.

- Refer to Table 14, Frequency Divider Look-up, to choose a set of output frequencies- one for each path, T4 and T0. Only one set of frequencies can be generated simultaneously from each path.
- 3. Refer to the Table 14 to determine the required APLL frequency to support the frequency set.
- 4. Refer to Table 15, TO APLL Frequencies, and Table 16, T4 APLL Frequencies, to determine what mode the TO and T4 paths need to be configured in, considering the output jitter level.
- 5. Refer to Table 17, TO1 TO7 output Frequency Selection, and the column headings in Table 14, Frequency Divider Look-up, to select the appropriate frequency from either of the APLLs on each output as required.

| Port<br>Name | Output Port<br>Technology   | Frequencies Supported                                              |
|--------------|-----------------------------|--------------------------------------------------------------------|
| T01          | TTL/CMOS                    |                                                                    |
| T02          | TTL/CMOS                    |                                                                    |
| T03          | TTL/CMOS                    |                                                                    |
| T04          | TTL/CMOS                    | Fraguency colorition on per Table 12 and Table 17                  |
| T05          | TTL/CMOS                    | Frequency selection as per Table 13 and Table 17                   |
| T06          | LVDS/PECL<br>(LVDS default) |                                                                    |
| T07          | PECL/LVDS<br>(PECL default) |                                                                    |
| T08          | AMI                         | 64/8 kHz (composite clock, 64 kHz + 8 kHz), fixed frequency.       |
| T09          | TTL/CMOS                    | Fixed frequency, either 1.544 MHz or 2.048 MHz.                    |
| T010         | TTL/CMOS                    | FrSync, 8 kHz programmable pulse width and polarity, see Reg. 7A.  |
| T011         | TTL/CMOS                    | MFrSync, 2 kHz programmable pulse width and polarity, see Reg. 7A. |

#### Table 12 Output Reference Source Selection Table

Note...1.544 MHz/2.048 MHz are shown for SONET/SDH respectively. Pin SONSDHB controls default, when High SONET is default

# SEMTECH

| ADVANCED COMMUNICATIONS             |
|-------------------------------------|
| Table 13 Output Frequency Selection |

| Frequer | ncy (MHz, unless stated otherwise)           | TO DPLL Mode              | T4 DPLL Mode | T4 APLL Input Mux    | Jitter Le   | evel (typ)  |
|---------|----------------------------------------------|---------------------------|--------------|----------------------|-------------|-------------|
|         |                                              |                           |              |                      | rms<br>(ps) | p-p<br>(ns) |
| 2 kHz   |                                              | 77.76 MHz Analog          | -            | -                    | 60          | 0.6         |
| 2 kHz   |                                              | Any digital feedback mode | -            | -                    | 1400        | 5.0         |
| 8 kHz   |                                              | 77.76 MHz Analog          | -            | -                    | 60          | 0.6         |
| 8 kHz   |                                              | Any digital feedback mode | -            | -                    | 1400        | 5.0         |
| 1.536   | (not TO4/TO5)                                | -                         | 12E1 mode    | Select T4 DPLL       | 500         | 2.3         |
| 1.536   | (not T04/T05)                                | -                         | -            | Select TO DPLL 12E1  | 250         | 1.5         |
| 1.544   | (not TO4/TO5)                                | -                         | 16DS1 mode   | Select T4 DPLL       | 200         | 1.2         |
| 1.544   | (not T04/T05)                                | -                         | -            | Select TO DPLL 16DS1 | 150         | 1.0         |
| 1.544   | via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -            | -                    | 3800        | 13          |
| 1.544   | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -            | -                    | 3800        | 18          |
| 2.048   |                                              | -                         | 12E1 mode    | Select T4 DPLL       | 500         | 2.3         |
| 2.048   |                                              | -                         | -            | Select TO DPLL 12E1  | 250         | 1.5         |
| 2.048   | (not T04/T05)                                | -                         | 16E1 mode    | Select T4 DPLL       | 400         | 2.0         |
| 2.048   | (not TO4/TO5)                                | -                         | -            | Select TO DPLL 16E1  | 220         | 1.2         |
| 2.048   | (not TO6)                                    | 12E1 mode                 | -            | -                    | 900         | 4.5         |
| 2.048   | via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -            | -                    | 3800        | 13          |
| 2.048   | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -            | -                    | 3800        | 18          |
| 2.059   |                                              | -                         | 16DS1 mode   | Select T4 DPLL       | 200         | 1.2         |
| 2.059   |                                              | -                         | -            | Select TO DPLL 16DS1 | 150         | 1.0         |
| 2.059   | (not TO6)                                    | 16DS1 mode                | -            | -                    | 760         | 2.6         |
| 2.316   | (not T04/T05)                                | -                         | 24DS1 mode   | Select T4 DPLL       | 110         | 0.75        |
| 2.316   | (not TO4/TO5)                                | -                         | -            | Select TO DPLL 24DS1 | 110         | 0.75        |
| 2.731   |                                              | -                         | 16E1 mode    | Select T4 DPLL       | 400         | 1.5         |
| 2.731   |                                              | -                         | -            | Select TO DPLL 16E1  | 220         | 1.2         |
| 2.731   | (not TO6)                                    | 16E1 mode                 | -            | -                    | 250         | 1.6         |
| 2.796   | (not T04/T05)                                | -                         | DS3 mode     | Select T4 DPLL       | 110         | 1.0         |
| 3.088   |                                              | -                         | 24DS1 mode   | Select T4 DPLL       | 110         | 0.75        |
| 3.088   |                                              | -                         | -            | Select TO DPLL 24DS1 | 110         | 0.75        |
| 3.088   | (not TO6)                                    | 24DS1 mode                | -            | -                    | 110         | 0.75        |
| 3.088   | via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -            | -                    | 3800        | 13          |
| 3.088   | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -            | -                    | 3800        | 18          |
|         |                                              | 1                         | 1            | 1                    | t           |             |

FINAL

DATASHEET

|        | 5 ( ) 5 ( )                                  | 5                         |                |                      |      |      |
|--------|----------------------------------------------|---------------------------|----------------|----------------------|------|------|
| 4.096  | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -              | -                    | 3800 | 18   |
| 4.296  | (not T04/T05)                                | -                         | E3 mode        | Select T4 DPLL       | 120  | 1.0  |
| 4.86   | (not T04/T05)                                | -                         | 77.76 MHz mode | Select T4 DPLL       | 60   | 0.6  |
| 5.728  |                                              | -                         | E3 mode        | Select T4 DPLL       | 120  | 1.0  |
| 6.144  |                                              | 12E1 mode                 | -              | -                    | 900  | 4.5  |
| 6.144  |                                              | -                         | 12E1 mode      | Select T4 DPLL       | 500  | 2.3  |
| 6.144  |                                              | -                         | -              | Select TO DPLL 12E1  | 250  | 1.5  |
| 6.176  |                                              | 16DS1 mode                | -              | -                    | 760  | 2.6  |
| 6.176  |                                              | -                         | 16DS1 mode     | Select T4 DPLL       | 200  | 1.2  |
| 6.176  |                                              | -                         | -              | Select TO DPLL 16DS1 | 150  | 1.0  |
| 6.176  | via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -              | -                    | 3800 | 13   |
| 6.176  | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -              | -                    | 3800 | 18   |
| 6.48   |                                              | -                         | 77.76 MHz mode | Select T4 DPLL       | 60   | 0.6  |
| 6.48   | (not T06)                                    | 77.76 MHz analog          | -              | -                    | 60   | 0.6  |
| 6.48   | (not T06)                                    | 77.76 MHz digital         | -              | -                    | 60   | 0.6  |
| 8.192  |                                              | 12E1 mode                 | -              | -                    | 900  | 4.5  |
| 8.192  |                                              | 16E1 mode                 | -              | -                    | 250  | 1.6  |
| 8.192  |                                              | -                         | 16E1 mode      | Select T4 DPLL       | 400  | 2.0  |
| 8.192  |                                              | -                         | -              | Select TO DPLL 16E1  | 220  | 1.2  |
| 8.192  | via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -              | -                    | 3800 | 13   |
| 8.192  | via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -              | -                    | 3800 | 18   |
| 8.235  |                                              | 16DS1 mode                | -              | -                    | 760  | 2.6  |
| 9.264  |                                              | 24DS1 mode                | -              | -                    | 110  | 0.75 |
| 9.264  |                                              | -                         | 24DS1 mode     | Select T4 DPLL       | 110  | 0.75 |
| 9.264  |                                              | -                         | -              | Select TO DPLL 24DS1 | 110  | 0.75 |
| 10.923 |                                              | 16E1 mode                 | -              | -                    | 250  | 1.6  |
| 11.184 |                                              | -                         | DS3 mode       | Select T4 DPLL       | 110  | 1.0  |
| 12.288 |                                              | 12E1 mode                 | -              | -                    | 900  | 4.5  |
| 12.288 |                                              | -                         | 12E1 mode      | Select T4 DPLL       | 500  | 2.3  |

**FINAL** 

-

**T4 DPLL Mode** 

DS3 mode

-

**TO DPLL Mode** 

#### ADVANCED COMMUNICATIONS Table 13 Output Frequency Selection (cont...)

via Digital1 (not TO7) or Digital2 (not TO6) 77.76 MHz Analog

SEMTECH

Frequency (MHz, unless stated otherwise)

3.728

4.096

## ACS8530 SETS

**T4 APLL Input Mux** 

Select T4 DPLL

-

#### DATASHEET

Jitter Level (typ)

р-р (ns)

1.0

13

rms

(ps)

110

3800

| 12.352                                              | -                         | -             | Select TO DPLL 16DS1 | 150  | 1.0  |
|-----------------------------------------------------|---------------------------|---------------|----------------------|------|------|
| 12.352 via Digital1 (not T07) or Digital2 (not T06) | 77.76 MHz Analog          | -             | -                    | 3800 | 13   |
| 12.352 via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -             | -                    | 3800 | 18   |
| 16.384                                              | 12E1 mode                 | -             | -                    | 900  | 4.5  |
| 16.384                                              | 16E1 mode                 | -             | -                    | 250  | 1.6  |
| 16.384                                              | -                         | 16E1 mode     | Select T4 DPLL       | 400  | 2.0  |
| 16.384                                              | -                         | -             | Select TO DPLL 16E1  | 220  | 1.2  |
| 16.384 via Digital1 (not TO7) or Digital2 (not TO6) | 77.76 MHz Analog          | -             | -                    | 3800 | 13   |
| 16.384 via Digital1 (not TO7) or Digital2 (not TO6) | Any digital feedback mode | -             | -                    | 3800 | 18   |
| 16.469                                              | 16DS1 mode                | -             | -                    | 760  | 2.6  |
| 17.184                                              | -                         | E3 mode       | Select T4 DPLL       | 120  | 1.0  |
| 18.528                                              | 24DS1 mode                | -             | -                    | 110  | 0.75 |
| 18.528                                              | -                         | 24DS1 mode    | Select T4 DPLL       | 110  | 0.75 |
| 18.528                                              | -                         | -             | Select TO DPLL 24DS1 | 110  | 0.75 |
| 19.44                                               | 77.76 MHz analog          | -             | -                    | 60   | 0.6  |
| 19.44                                               | 77.76 MHz digital         | -             | -                    | 60   | 0.6  |
| 19.44                                               | -                         | 77.76MHz mode | Select T4 DPLL       | 60   | 0.6  |
| 21.845                                              | 16E1 mode                 | -             | -                    | 250  | 1.6  |
| 22.368                                              | -                         | DS3 mode      | Select T4 DPLL       | 110  | 1.0  |
| 24.576                                              | 12E1 mode                 | -             | -                    | 900  | 4.5  |
| 24.576                                              | -                         | 12E1 mode     | Select T4 DPLL       | 500  | 2.3  |
| 24.576                                              | -                         | -             | Select TO DPLL 12E1  | 250  | 1.5  |
| 24.704                                              | 24DS1 mode                | -             | -                    | 110  | 0.75 |
| 24.704                                              | 16DS1 mode                | -             | -                    | 760  | 2.6  |
| 24.704                                              | -                         | 16DS1 mode    | Select T4 DPLL       | 200  | 1.2  |
| 24.704                                              | -                         | -             | Select TO DPLL 16DS1 | 150  | 1.0  |
| 25.92                                               | 77.76 MHz analog          | -             | -                    | 60   | 0.6  |

**FINAL** 

-

-

**T4 DPLL Mode** 

-

-

-

16DS1 mode

**TO DPLL Mode** 

24DS1 mode

16DS1 mode

#### **ADVANCED COMMUNICATIONS** Table 13 Output Frequency Selection (cont...)

SEMTECH

Frequency (MHz, unless stated otherwise)

12.288

12.352

12.352

12.352

Revision 3.02/November 2005 © Semtech Corp.

# **ACS8530 SETS**

**T4 APLL Input Mux** 

Select TO DPLL 12E1

-

-

Select T4 DPLL

## DATASHEET

rms

(ps)

250

110

760

200

Jitter Level (typ)

р-р (ns)

1.5

0.75

2.6

1.2

# 32 768

25.92

| 32.768                | 16E1 mode         | -              | -                    | 250 | 1.6  |
|-----------------------|-------------------|----------------|----------------------|-----|------|
| 32.768                | -                 | 16E1 mode      | Select T4 DPLL       | 400 | 2.0  |
| 32.768                | -                 | -              | Select TO DPLL 16E1  | 220 | 1.2  |
| 34.368                | -                 | E3 mode        | Select T4 DPLL       | 120 | 1.0  |
| 37.056                | 24DS1 mode        | -              | -                    | 110 | 0.75 |
| 37.056                | -                 | 24DS1 mode     | Select T4 DPLL       | 110 | 0.75 |
| 37.056                | -                 | -              | Select TO DPLL 24DS1 | 110 | 0.75 |
| 38.88                 | 77.76 MHz analog  | -              | -                    | 60  | 0.6  |
| 38.88                 | 77.76 MHz digital | -              | -                    | 60  | 0.6  |
| 38.88                 | -                 | 77.76 MHz mode | Select T4 DPLL       | 60  | 0.6  |
| 44.736                | -                 | DS3 mode       | Select T4 DPLL       | 110 | 1.0  |
| 49.152 (TO4/TO5 only) | -                 | 12E1 mode      | Select T4 DPLL       | 500 | 2.3  |
| 49.152 (TO4/TO5 only) | -                 | -              | Select TO DPLL 12E1  | 250 | 1.5  |
| 49.152 (TO6/TO7 only) | 12E1 mode         | -              | -                    | 900 | 4.5  |
| 49.408 (TO4/TO5 only) | -                 | 16DS1 mode     | Select T4 DPLL       | 200 | 1.2  |
| 49.408 (TO4/TO5 only) | -                 | -              | Select TO DPLL 16DS1 | 150 | 1.0  |
| 49.408 (TO6/TO7 only) | 16DS1 mode        | -              | -                    | 760 | 2.6  |
| 51.84                 | 77.76 MHz analog  | -              | -                    | 60  | 0.6  |
| 51.84                 | 77.76 MHz digital | -              | -                    | 60  | 0.6  |
| 65.536 (TO4/TO5 only) | -                 | 16E1 mode      | Select T4 DPLL       | 400 | 2.0  |
| 65.536 (TO4/TO5 only) | -                 | -              | Select TO DPLL 16E1  | 220 | 1.2  |
| 65.536 (TO6/TO7 only) | 16E1 mode         | -              | -                    | 250 | 1.6  |
| 68.736                | -                 | E3 mode        | Select T4 DPLL       | 120 | 1.0  |
| 74.112 (TO4/TO5 only) | -                 | 24DS1 mode     | Select T4 DPLL       | 110 | 0.75 |
| 74.112 (TO4/TO5 only) | -                 | -              | Select TO DPLL 24DS1 | 110 | 0.75 |
| 74.112 (TO6/TO7 only) | 24DS1 mode        | -              | -                    | 110 | 0.75 |
| 77.76                 | 77.76 MHz analog  | -              | -                    | 60  | 0.6  |
| 77.76                 | 77.76 MHz digital | -              | -                    | 60  | 0.6  |
| 77.76                 | -                 | 77.76 MHz mode | Select T4 DPLL       | 60  | 0.6  |
| 89.472 (T04/T05 only) | -                 | DS3 mode       | Select T4 DPLL       | 110 | 1.0  |

**FINAL** 

**T4 DPLL Mode** 

-

TO DPLL Mode

77.76 MHz digital

# ACS8530 SETS

**T4 APLL Input Mux** 

-

## DATASHEET

rms

(ps)

60

Jitter Level (typ)

р-р (ns)

0.6

SEMTECH **ADVANCED COMMUNICATIONS** 

Frequency (MHz, unless stated otherwise)

Table 13 Output Frequency Selection (cont...)

### Revision 3.02/November 2005 © Semtech Corp.

# ACS8530 SETS

## ADVANCED COMMUNICATIONS

Table 13 Output Frequency Selection (cont...)

| Frequenc | y (MHz, unless stated otherwise) | TO DPLL Mode      | T4 DPLL Mode   | T4 APLL Input Mux | Jitter Lo   | Jitter Level (typ) |  |
|----------|----------------------------------|-------------------|----------------|-------------------|-------------|--------------------|--|
|          |                                  |                   |                |                   | rms<br>(ps) | p-p<br>(ns)        |  |
| 98.304   | (TO6 only)                       | 12E1 mode         | -              | -                 | 900         | 4.5                |  |
| 98.816   | (TO6 only)                       | 16DS1 mode        | -              | -                 | 760         | 2.6                |  |
| 131.07   | (TO6 only)                       | 16E1 mode         | -              | -                 | 250         | 1.6                |  |
| 137.47   | (TO4/TO5 only)                   | -                 | E3 mode        | Select T4 DPLL    | 120         | 1.0                |  |
| 148.22   | (TO6 only)                       | 24DS1 mode        | -              | -                 | 110         | 0.75               |  |
| 155.52   | (TO4/TO5 only)                   | -                 | 77.76 MHz mode | Select T4 DPLL    | 60          | 0.6                |  |
| 155.52   | (TO6/TO7 only)                   | 77.76 MHz analog  | -              | -                 | 60          | 0.6                |  |
| 155.52   | (TO6/TO7 only)                   | 77.76 MHz digital | -              | -                 | 60          | 0.6                |  |
| 311.04   | (TO6 only)                       | 77.76 MHz analog  | -              | -                 | 60          | 0.6                |  |
| 311.04   | (TO6 only)                       | 77.76 MHz digital | -              | -                 | 60          | 0.6                |  |

**FINAL** 

#### Table 14 Frequency Divider Look-up

| APLL<br>Frequency | APLL/2  | APLL/4 | APLL/6   | APLL/8 | APLL/12  | APLL/16 | APLL/48  | APLL/64 |
|-------------------|---------|--------|----------|--------|----------|---------|----------|---------|
| 311.04            | 155.52  | 77.76  | 51.84    | 38.88  | 25.92    | 19.44   | 6.48     | 4.86    |
| 274.944           | 137.472 | 68.376 | -        | 34.368 | -        | 17.184  | 5.728    | 4.296   |
| 178.944           | 89.472  | 44.736 | -        | 22.368 | -        | 11.184  | 3.728    | 2.796   |
| 148.224           | 74.112  | 37.056 | 24,704   | 18.528 | 12.352   | 9.264   | 3.088    | 2.316   |
| 131.072           | 65.536  | 32.768 | 21.84533 | 16.384 | 10.92267 | 8.192   | 2.730667 | 2.048   |
| 98.816            | 49.408  | 24.704 | 16.46933 | 12.352 | 8.234667 | 6.176   | 2.058667 | 1.544   |
| 98.304            | 49.152  | 24.576 | 16.384   | 12.288 | 8.192    | 6.144   | 2.048    | 1.536   |

Note...All frequencies in MHz



## ADVANCED COMMUNICATIONS

## Table 15 TO APLL Frequencies

| TO APLL Frequency | T0 Mode                   | TO DPLL Frequency Control Register Bits<br>Reg. 65 Bits[2:0] | Output Jitter Level<br>ns (p-p) |
|-------------------|---------------------------|--------------------------------------------------------------|---------------------------------|
| 311.04            | Normal (digital feedback) | 000                                                          | <0.5                            |
| 311.04 MHz        | Normal (analog feedback)  | 001                                                          | <0.5                            |
| 98.304 MHz        | 12E1 (digital feedback)   | 010                                                          | <2                              |
| 131.072 MHz       | 16E1 (digital feedback)   | 011                                                          | <2                              |
| 148.224 MHz       | 24DS1 (digital feedback)  | 100                                                          | <2                              |
| 98.816 MHz        | 16DS1 (digital feedback)  | 101                                                          | <2                              |
| _                 | Do not use                | 110                                                          | -                               |
| -                 | Do not use                | 111                                                          | -                               |

**FINAL** 

#### Table 16 T4 APLL Frequencies

| T4 APLL<br>Frequency | T4 Mode   | T4 Forward DFS<br>Frequency<br>(MHz) | T4 DPLL Frequency<br>Control Register Bits<br>Reg. 64 Bits [2:0] | T4 APLL for T0<br>Enable Register Bit<br>Reg. 65 Bit 6 | TO Frequency to T4<br>APLL Register Bits<br>Reg. 65 Bits [5:4] | Output Jitter Level<br>ns (p-p) |
|----------------------|-----------|--------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------|---------------------------------|
| 311.04 MHz           | Squelched | 77.76                                | 000                                                              | 0                                                      | XX                                                             | <0.5                            |
| 311.04 MHz           | Normal    | 77.76                                | 001                                                              | 0                                                      | XX                                                             | <0.5                            |
| 98.304 MHz           | 12E1      | 24.576                               | 010                                                              | 0                                                      | XX                                                             | <0.5                            |
| 131.072 MHz          | 16E1      | 32.768                               | 011                                                              | 0                                                      | XX                                                             | <0.5                            |
| 148.224 MHz          | 24DS1     | 37.056<br>(2*18.528)                 | 100                                                              | 0                                                      | ХХ                                                             | <0.5                            |
| 98.816 MHz           | 16DS1     | 24.704                               | 101                                                              | 0                                                      | ХХ                                                             | <0.5                            |
| 274.944 MHz          | E3        | 68.736<br>(2*34.368)                 | 110                                                              | 0                                                      | ХХ                                                             | <0.5                            |
| 178.944 MHz          | DS3       | 44.736                               | 111                                                              | 0                                                      | XX                                                             | <0.5                            |
| 98.304 MHz           | T0-12E1   | -                                    | ХХХ                                                              | 1                                                      | 00                                                             | <2                              |
| 131.072 MHz          | T0-16E1   | -                                    | ХХХ                                                              | 1                                                      | 01                                                             | <2                              |
| 148.224 MHz          | T0-24DS1  | -                                    | ХХХ                                                              | 1                                                      | 10                                                             | <2                              |
| 98.816 MHz           | T0-16DS1  | -                                    | XXX                                                              | 1                                                      | 11                                                             | <2                              |

Revision 3.02/November 2005 © Semtech Corp.

# ACS8530 SETS

## ADVANCED COMMUNICATIONS

SEMTECH

FINAL

#### DATASHEET

Table 17 TO1 - TO7 Output Frequency Selection

|                   | Output Frequency for given "Value in Register" for each Output Port's Cnfg_output_frequency Register |                            |                            |                            |                            |                            |                            |  |
|-------------------|------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|--|
| Value in Register | TO1, Reg. 60<br>Bits [3:0]                                                                           | TO2, Reg. 60<br>Bits [7:4] | TO3, Reg. 61<br>Bits [3:0] | TO4, Reg. 61<br>Bits [7:4] | T05, Reg. 62<br>Bits [3:0] | TO6, Reg. 62<br>Bits [7:4] | TO7, Reg. 63<br>Bits [3:0] |  |
| 0000              | Off                                                                                                  | Off                        | Off                        | Off                        | Off                        | Off                        | Off                        |  |
| 0001              | 2 kHz                                                                                                | 2 kHz                      | 2 kHz                      | 2 kHz                      | 2 kHz                      | 2 kHz                      | 2 kHz                      |  |
| 0010              | 8 kHz                                                                                                | 8 kHz                      | 8 kHz                      | 8 kHz                      | 8 kHz                      | 8 kHz                      | 8 kHz                      |  |
| 0011              | Digital2                                                                                             | Digital2                   | Digital2                   | Digital2                   | Digital2                   | TO APLL/2                  | Digital2                   |  |
| 0100              | Digital1                                                                                             | Digital1                   | Digital1                   | Digital1                   | Digital1                   | Digital1                   | TO APLL/2                  |  |
| 0101              | TO APLL/48                                                                                           | TO APLL/48                 | TO APLL/48                 | TO APLL/48                 | TO APLL/48                 | TO APLL/1                  | TO APLL/48                 |  |
| 0110              | TO APLL/16                                                                                           | TO APLL/16                 | TO APLL/16                 | TO APLL/16                 | TO APLL/16                 | TO APLL/16                 | TO APLL/16                 |  |
| 0111              | TO APLL/12                                                                                           | TO APLL/12                 | TO APLL/12                 | TO APLL/12                 | TO APLL/12                 | TO APLL/12                 | TO APLL/12                 |  |
| 1000              | TO APLL/8                                                                                            | TO APLL/8                  | TO APLL/8                  | TO APLL/8                  | TO APLL/8                  | TO APLL/8                  | TO APLL/8                  |  |
| 1001              | TO APLL/6                                                                                            | TO APLL/6                  | TO APLL/6                  | TO APLL/6                  | TO APLL/6                  | TO APLL/6                  | TO APLL/6                  |  |
| 1010              | TO APLL/4                                                                                            | TO APLL/4                  | TO APLL/4                  | TO APLL/4                  | TO APLL/4                  | TO APLL/4                  | TO APLL/4                  |  |
| 1011              | T4 APLL/64                                                                                           | T4 APLL/64                 | T4 APLL/64                 | T4 APLL/2                  | T4 APLL/2                  | T4 APLL/64                 | T4 APLL/64                 |  |
| 1100              | T4 APLL/48                                                                                           | T4 APLL/48                 | T4 APLL/48                 | T4 APLL/48                 | T4 APLL/48                 | T4 APLL/48                 | T4 APLL/48                 |  |
| 1101              | T4 APLL/16                                                                                           | T4 APLL/16                 | T4 APLL/16                 | T4 APLL/16                 | T4 APLL/16                 | T4 APLL/16                 | T4 APLL/16                 |  |
| 1110              | T4 APLL/8                                                                                            | T4 APLL/8                  | T4 APLL/8                  | T4 APLL/8                  | T4 APLL/8                  | T4 APLL/8                  | T4 APLL/8                  |  |
| 1111              | T4 APLL/4                                                                                            | T4 APLL/4                  | T4 APLL/4                  | T4 APLL/4                  | T4 APLL/4                  | T4 APLL/4                  | T4 APLL/4                  |  |

#### T4 Low Frequency Outputs

TO8 is an AMI composite clock output. If enabled, this always produces a 64 kHz/8 kHz composite clock. If enabled, TO9 always produces an E1 or DS1 frequency output. Both TO8 and TO9 are generated by DFS within either the TO or T4 path, as controlled by Reg. 35 Bit 4. The frequencies generated from TO8 and TO9 are independent of the Mode (frequency) of either the T4 or the T0 paths. The amount of jitter generated on the T08 and T09 outputs will be related to the clock period of the source DFS block added to any jitter present on that clock. This is detailed in the following text.

As can be seen in the block diagram, the DFS blocks used to generate these outputs are the T4 feedback DFS block in the case of the T4 path and the T0 LF output DFS block for the T0 path. The T4 feedback DFS block is clocked by the T4 forward DFS, or its APLL. The frequency of the T4 forward DFS block can be determined by referring to Table 16 (T4 APLL frequencies). This is in the region of 65 MHz to 89 MHz and can be approximated to have a period of between 11 ns and 15 ns. The output of the T4 forward DFS block will have an inherent p-p jitter of approximately 4.9 ns. The clock to the T4 feedback DFS block will have <1 ns of jitter when the T4 path is in analog feedback mode (Reg. 35 Bit 6 = 0). However, it will have 4.9 ns when in digital feedback mode.

The TO8 output, being 64 kHz/8 kHz, can be directly divided from the clock to the T4 feedback DFS block; therefore, it will have a similar amount of jitter on it, i.e. <1 ns when using analog feedback, and 4.9 ns when using digital feedback.

The TO9 output will have more jitter because it is synthesized from the clock to the T4 feedback DFS block. The jitter, in addition to that present on the clock to the T4 feedback DFS block, will be equivalent to a period of that clock, i.e. between 11 ns and 15 ns. The jitter present on the TO9 output will range from 11 ns (when the T4 path is in DS3 mode - 89 MHz combined with analog feedback) to 20 ns (when in 16E1 mode - 65 MHz combined with digital feedback).





FINAL

The T4 outputs T08 and T09 can be enabled/disabled via Reg. 63 Bits [5:4].

#### "Digital" Frequencies

It can be seen from Table 17 (TO1-TO7 output frequency selection) that frequencies listed as Digital1 and Digital2 can be selected. Digital1 is a single frequency selected from the range shown in Table 18. Digital2 is another single frequency selected from the same range. The TO LF output DFS block shown in the diagram and clocked either by the TO 77M output DFS block or via the TO output APLL, generates these two frequencies. The input clock frequency of the DFS is always 77.76 MHz and as such has a period of approximately 12 ns. The jitter generated on the Digital outputs is relatively high, due to the fact that they do not pass through an APLL for jitter filtering. The minimum level of jitter is when the TO path is in analog feedback mode, when the p-p jitter will be approximately 12 ns (equivalent to a period of the DFS

Figure 12 Control of 8k Options.



b) Pulse non-inverted, Reg.7A[3:2] = 01

| Digital1 Control<br>Reg.39 Bits [5:4] | Digital1 SONET/<br>SDH Reg. 38 Bit 5 | Digital1 Frequency/<br>(MHz) |
|---------------------------------------|--------------------------------------|------------------------------|
| 00                                    | 0                                    | 2.048                        |
| 01                                    | 0                                    | 4.096                        |
| 10                                    | 0                                    | 8.192                        |
| 11                                    | 0                                    | 16.384                       |
| 00                                    | 1                                    | 1.544                        |
| 01                                    | 1                                    | 3.088                        |
| 10                                    | 1                                    | 6.176                        |
| 11                                    | 1                                    | 12.352                       |

## clock). The maximum jitter is generated when in digital feedback mode, when the total is approximately 17 ns.

#### TO10, TO11, 2 kHz and 8 kHz Clock Outputs

It can be seen from Table 17 (TO1 - TO7 Output Frequency Selection) that frequencies listed as 2 kHz and 8 kHz can be selected. Whilst the TO10 and TO11 outputs are always supplied from the TO path, the 2 kHz and 8 kHz options available from the TO1 - TO7 outputs are all supplied from either the TO or T4 path (Reg. 7A Bit 7).

The outputs can be either clocks (50:50 mark/space) or pulses and can be inverted. When pulses are configured on the output, the pulse width will be one cycle of the output of TO3 (TO3 must be configured to generate at least 1544 kHz to ensure that pulses are generated correctly). Figure 12 shows the various options with the 8 kHz controls in Reg. 7A. There is an identical arrangement with Reg. 7A Bits [1:0] and the 2 kHz/TO11 outputs. Outputs TO10 and TO11 can be disabled via Reg. 63 Bits [7:6].





d) Pulse inverted, Reg.7A[3:2] = 11

| Digital2 Control<br>Reg. 39 Bits [7:6] | Digital2 SONET/SDH<br>Reg.38 Bit 6 | Digital2 Frequency/<br>(MHz) |
|----------------------------------------|------------------------------------|------------------------------|
| 00                                     | 0                                  | 2.048                        |
| 01                                     | 0                                  | 4.096                        |
| 10                                     | 0                                  | 8.192                        |
| 11                                     | 0                                  | 16.384                       |
| 00                                     | 1                                  | 1.544                        |
| 01                                     | 1                                  | 3.088                        |
| 10                                     | 1                                  | 6.176                        |
| 11                                     | 1                                  | 12.352                       |



## ADVANCED COMMUNICATIONS

#### FINAL

DATASHEET

#### Microprocessor Interface

#### Introduction to Microprocessor Modes

The ACS8530 incorporates a microprocessor interface, which can be configured for all common microprocessor interface types, via the bus interface mode control pins UPSEL(2:0) as defined in Table 19.

These pins are read at power up and set the interface mode.

The optional EPROM mode allows the internal registers to be loaded from the EPROM when the device comes out of "power-on reset" mode. The microprocessor interface type can be altered after power up by Reg. 7F, such that for instance the device could boot up in EPROM mode and then switch to Motorola mode, for example, after the EPROM data has preconditioned the device. Reading of Data from the EPROM at boot up time is handled automatically by the ACS8530. The chip select of the EPROM should be driven from the micro in the case of mixed EPROM and micro communication, in order to avoid conflict between EPROM and ACS8530 access from the microprocessor.

The following sections show the interface timings for each interface type.

| UPSEL(2:0) | Mode        | Description                    |
|------------|-------------|--------------------------------|
| 111 (7)    | OFF         | Interface disabled             |
| 110 (6)    | OFF         | Interface disabled             |
| 101 (5)    | SERIAL      | Serial uP bus interface        |
| 100 (4)    | MOTOROLA    | Motorola interface             |
| 011 (3)    | INTEL       | Intel compatible bus interface |
| 010 (2)    | MULTIPLEXED | Multiplexed bus interface      |
| 001 (1)    | EPROM       | EPROM read mode                |
| 000 (0)    | OFF         | Interface disabled             |

#### Table 19 Microprocessor Interface Mode Selection

Timing diagrams for the different microprocessor modes are presented on pages 44 to 52.

## ADVANCED COMMUNICATIONS

EMTECH

FINAL

#### Motorola Mode

In MOTOROLA mode, the device is configured to interface with a microprocessor using a 680x0 type bus as parallel data + address. Figure 13 and Figure 14 show the timing diagrams of read and write accesses for this mode.

Figure 13 Read Access Timing in MOTOROLA Mode



F8110D\_007ReadAccMotor\_01

 Table 20 Read Access Timing in MOTOROLA Mode (for use with Figure 13)
 \$\$\$

| Symbol           | Parameter                                                                                                     | MIN    | ТҮР    | MAX    |
|------------------|---------------------------------------------------------------------------------------------------------------|--------|--------|--------|
| t <sub>su1</sub> | Setup A valid to CSB <sub>falling edge</sub>                                                                  | 4 ns   | -      | -      |
| t <sub>su2</sub> | Setup WRB valid to CSB <sub>falling edge</sub>                                                                | 0 ns   | -      | -      |
| t <sub>d1</sub>  | Delay CSB <sub>falling edge</sub> to AD valid (consecutive Read - Read)                                       | 12 ns  | -      | 40 ns  |
|                  | Delay CSB <sub>falling edge</sub> to AD valid (consecutive Write - Read)                                      | 16 ns  | -      | 192 ns |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to DTACK <sub>rising edge</sub>                                             | -      | -      | 13 ns  |
| t <sub>d3</sub>  | Delay CSB <sub>rising edge</sub> to AD high-Z                                                                 | -      | -      | 10 ns  |
| t <sub>d4</sub>  | Delay CSB <sub>rising edge</sub> to RDY high-Z                                                                | -      | -      | 9 ns   |
| t <sub>pw1</sub> | CSB Low time (consecutive Read - Read)                                                                        | 25 ns  | 62 ns  | -      |
|                  | CSB Low time (consecutive Write - Read)                                                                       | 25 ns  | 193 ns | -      |
| t <sub>pw2</sub> | RDY High time (consecutive Read - Read)                                                                       | 12 ns  | -      | 49 ns  |
|                  | RDY High time (consecutive Write - Read)                                                                      | 12 ns  | -      | 182 ns |
| t <sub>h1</sub>  | Hold A valid after CSB <sub>rising edge</sub>                                                                 | 0 ns   | -      | -      |
| t <sub>h2</sub>  | Hold WRB valid after CSB <sub>rising edge</sub>                                                               | 0 ns   | -      | -      |
| t <sub>h3</sub>  | Hold CSB Low after RDY falling edge                                                                           | 0 ns   | -      | -      |
| tp               | Time between (consecutive Read - Read) accesses (CSB_{rising edge} to CSB_{falling edge})                     | 15 ns  | -      | -      |
| tp               | Time between (consecutive Write - Read) accesses (CSB <sub>rising edge</sub> to CSB <sub>falling edge</sub> ) | 160 ns | -      | -      |



FINAL

DATASHEET

Figure 14 Write Access Timing in MOTOROLA Mode



F8110D\_008WriteAccMotor\_01

 Table 21 Write Access Timing in MOTOROLA Mode (for use with Figure 14)
 14

| Symbol           | Parameter                                                                   | MIN    | TYP | MAX    |
|------------------|-----------------------------------------------------------------------------|--------|-----|--------|
| t <sub>su1</sub> | Setup A valid to CSB <sub>falling edge</sub>                                | 4 ns   | -   | -      |
| t <sub>su2</sub> | Setup WRB valid to CSB <sub>falling edge</sub>                              | 0 ns   | -   | -      |
| t <sub>su3</sub> | Setup AD valid before CSB <sub>rising edge</sub>                            | 8 ns   | -   | -      |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to RDY <sub>rising edge</sub>             | -      | -   | 13 ns  |
| t <sub>d4</sub>  | Delay CSB <sub>rising edge</sub> to RDY <i>High</i> -Z                      | -      | -   | 7 ns   |
| t <sub>pw1</sub> | CSB Low time                                                                | 25 ns  | -   | 180 ns |
| t <sub>pw2</sub> | RDY <i>High</i> time                                                        | 12 ns  | -   | 166 ns |
| t <sub>h1</sub>  | Hold A valid after CSB <sub>rising edge</sub>                               | 8 ns   | -   | -      |
| t <sub>h2</sub>  | Hold WRB Low after CSB <sub>rising edge</sub>                               | 0 ns   | -   | -      |
| t <sub>h3</sub>  | Hold CSB Low after RDY <sub>falling edge</sub>                              | 0 ns   | -   | -      |
| t <sub>h4</sub>  | Hold AD valid after CSB <sub>rising edge</sub>                              | 9 ns   | -   | -      |
| tp               | Time between consecutive accesses (CSB_{rising edge} to CSB_{falling edge}) | 160 ns | -   | -      |

## ADVANCED COMMUNICATIONS

#### FINAL

## DATASHEET

#### Intel Mode

In Intel mode, the device is configured to interface with a microprocessor using a 80x86 type bus as parallel data + address. Figure 15 and Figure 16 show the timing diagrams of read and write accesses for this mode.



EMTECH



Table 22 Read Access Timing in INTEL Mode (for use with Figure 15)

| Symbol           | Parameter                                                                                                                                                                    | MIN    | TYP    | MAX    |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|
| t <sub>su1</sub> | Setup A valid to CSB <sub>falling edge</sub>                                                                                                                                 | 4 ns   | -      | -      |
| t <sub>su2</sub> | Setup CSB <sub>falling edge</sub> to RDB <sub>falling edge</sub>                                                                                                             | 0 ns   | -      | -      |
| t <sub>d1</sub>  | Delay RDB <sub>falling edge</sub> to AD valid (consecutive Read - Read)                                                                                                      | 12 ns  | -      | 40 ns  |
|                  | Delay RDB <sub>falling edge</sub> to AD valid (consecutive Write - Read)                                                                                                     | 12 ns  | -      | 193 ns |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to RDY active                                                                                                                              | -      | -      | 13 ns  |
| t <sub>d3</sub>  | Delay RDB <sub>falling edge</sub> to RDY <sub>falling edge</sub>                                                                                                             | -      | -      | 14 ns  |
| t <sub>d4</sub>  | Delay RDB <sub>rising edge</sub> to AD high-Z                                                                                                                                | -      | -      | 10 ns  |
| t <sub>d5</sub>  | Delay CSB <sub>rising edge</sub> to RDY high-Z                                                                                                                               | -      | -      | 11 ns  |
| t <sub>pw1</sub> | RDB Low time (consecutive Read - Read)                                                                                                                                       | 35 ns  | 60 ns  | -      |
|                  | RDB Low time (consecutive Write - Read)                                                                                                                                      | 35 ns  | 195 ns | -      |
| t <sub>pw2</sub> | RDY Low time (consecutive Read - Read)                                                                                                                                       | 20 ns  | -      | 45 ns  |
|                  | RDY Low time (consecutive Write - Read)                                                                                                                                      | 20 ns  | -      | 182 ns |
| t <sub>h1</sub>  | Hold A valid after RDB <sub>rising edge</sub>                                                                                                                                | 0 ns   | -      | -      |
| t <sub>h2</sub>  | Hold CSB Low after RDB <sub>rising edge</sub>                                                                                                                                | 0 ns   | -      | -      |
| t <sub>h3</sub>  | Hold RDB Low after RDY <sub>rising edge</sub>                                                                                                                                | 0 ns   | -      | -      |
| tp               | Time between (consecutive Read - Read) accesses (RDB <sub>rising edge</sub> to RDB <sub>falling edge</sub> , or RDB <sub>rising edge</sub> to WRB <sub>falling edge</sub> )  | 15 ns  | -      | -      |
| t <sub>p</sub>   | Time between (consecutive Write - Read) accesses (RDB <sub>rising edge</sub> to RDB <sub>falling edge</sub> , or RDB <sub>rising edge</sub> to WRB <sub>falling edge</sub> ) | 160 ns | -      | -      |



ADVANCED COMMUNICATIONS Figure 16 Write Access Timing in INTEL Mode

EMTECH



**FINAL** 

Table 23 Write Access Timing in INTEL Mode (for use with Figure 16)

| Symbol           | Parameter                                                                                                               | MIN    | TYP    | MAX    |
|------------------|-------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|
| t <sub>su1</sub> | Setup A valid to CSB <sub>falling edge</sub>                                                                            | 4 ns   | -      | -      |
| t <sub>su2</sub> | Setup CSB <sub>falling edge</sub> to WRB <sub>falling edge</sub>                                                        | 0 ns   | -      | -      |
| t <sub>su3</sub> | Setup AD valid before WRB <sub>rising edge</sub>                                                                        | 6 ns   | -      | -      |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to RDY active                                                                         | -      | -      | 13 ns  |
| t <sub>d3</sub>  | Delay WRB <sub>falling edge</sub> to RDY <sub>falling edge</sub>                                                        | -      | -      | 14 ns  |
| t <sub>d5</sub>  | Delay CSB <sub>rising edge</sub> to RDY high-Z                                                                          | -      | -      | 10 ns  |
| t <sub>pw1</sub> | WRB Low time                                                                                                            | 25 ns  | 185 ns | -      |
| t <sub>pw2</sub> | RDY Low time                                                                                                            | 10 ns  | -      | 173 ns |
| t <sub>h1</sub>  | Hold A valid after WRB <sub>rising edge</sub>                                                                           | 12 ns  | -      | -      |
| t <sub>h2</sub>  | Hold CSB Low after WRB <sub>rising edge</sub>                                                                           | 0 ns   | -      | -      |
| t <sub>h3</sub>  | Hold WRB Low after RDY <sub>rising edge</sub>                                                                           | 0 ns   | -      | -      |
| t <sub>h4</sub>  | Hold AD valid after WRB <sub>rising edge</sub>                                                                          | 4 ns   | -      | -      |
| t <sub>p</sub>   | Time between consecutive accesses (WRB_{rising edge} to WRB_{falling edge'} or WRB_{rising edge} to RDB_{falling edge}) | 160 ns | -      | -      |

#### ADVANCED COMMUNICATIONS

EMTECH

#### FINAL

### Multiplexed Mode

In Multiplexed Mode, the device is configured to interface with microprocessors (e.g., Intel's 80x86 family) which share bus signals between address and data. Figures 17 and 18 show the timing diagrams of read and write accesses.

#### Figure 17 Read Access Timing in MULTIPLEXED Mode



| Tahla 21 Daad Accord | s Timing in MULTIPLEXED Mo             | do (for uso with Eiguro 17) |
|----------------------|----------------------------------------|-----------------------------|
| TADIC 24 ACAU ALLESS | `````````````````````````````````````` |                             |

| Symbol           | Parameter                                                                                    | MIN    | ТҮР    | MAX    |
|------------------|----------------------------------------------------------------------------------------------|--------|--------|--------|
| t <sub>su1</sub> | Setup AD address valid to ALE <sub>falling edge</sub>                                        | 5 ns   | -      | -      |
| t <sub>su2</sub> | Setup CSB <sub>falling edge</sub> to RDB <sub>falling edge</sub>                             | 0 ns   | -      | -      |
| t <sub>d1</sub>  | Delay RDB <sub>falling edge</sub> to AD data valid (consecutive Read - Read)                 | 12 ns  | -      | 40 ns  |
|                  | Delay RDB <sub>falling edge</sub> to AD data valid (consecutive Write - Read)                | 17 ns  | -      | 193 ns |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to RDY active                                              | -      | -      | 13 ns  |
| t <sub>d3</sub>  | Delay RDB <sub>falling edge</sub> to RDY <sub>falling edge</sub>                             | -      | -      | 15 ns  |
| t <sub>d4</sub>  | Delay RDB <sub>rising edge</sub> to AD data high-Z                                           | -      | -      | 10 ns  |
| t <sub>d5</sub>  | Delay CSB <sub>rising edge</sub> to RDY high-Z                                               | -      | -      | 10 ns  |
| t <sub>pw1</sub> | RDB Low time (consecutive Read - Read)                                                       | 35 ns  | 60 ns  | -      |
|                  | RDB Low time (consecutive Write - Read)                                                      | 35 ns  | 200 ns | -      |
| t <sub>pw2</sub> | RDY Low time (consecutive Read - Read)                                                       | 20 ns  | -      | 40 ns  |
|                  | RDY Low time (consecutive Write - Read)                                                      | 20 ns  | -      | 185 ns |
| t <sub>pw3</sub> | ALE <i>High</i> time                                                                         | 5 ns   | -      | -      |
| t <sub>h1</sub>  | Hold AD address valid after ALE <sub>falling edge</sub>                                      | 9 ns   | -      | -      |
| t <sub>h2</sub>  | Hold CSB Low after RDB <sub>rising edge</sub>                                                | 0 ns   | -      | -      |
| t <sub>h3</sub>  | Hold RDB Low after RDY rising edge                                                           | 0 ns   | -      | -      |
| t <sub>p1</sub>  | Time between ALE <sub>falling edge</sub> and RDB <sub>falling edge</sub>                     | 0 ns   | -      | -      |
| t <sub>p2</sub>  | Time between (consecutive Read - Read) accesses (RDB_{rising edge} to ALE_{rising edge})     | 20 ns  | -      | -      |
| t <sub>p2</sub>  | Time between (consecutive Write - Read) accesses (RDB_{rising edge} to $ALE_{rising edge}$ ) | 160 ns | -      | -      |

FINAL

DATASHEET

ACS8530 SETS

Figure 18 Write Access Timing in MULTIPLEXED Mode



Table 25 Write Access Timing in MULTIPLEXED Mode (For use with Figure 18)

| Symbol           | Parameter                                                                                     | MIN     | TYP    | MAX    |
|------------------|-----------------------------------------------------------------------------------------------|---------|--------|--------|
| t <sub>su1</sub> | Set up AD address valid to ALE <sub>falling edge</sub>                                        | 5 ns    | -      | -      |
| t <sub>su2</sub> | Set up CSB <sub>falling edge</sub> to WRB <sub>falling edge</sub>                             | 0 ns    | -      | -      |
| t <sub>su3</sub> | Set up AD data valid to WRB <sub>rising edge</sub>                                            | 5 ns    | -      | -      |
| t <sub>d2</sub>  | Delay CSB <sub>falling edge</sub> to RDY active                                               | -       | -      | 13 ns  |
| t <sub>d3</sub>  | Delay WRB <sub>falling edge</sub> to RDY <sub>falling edge</sub>                              | -       | -      | 15 ns  |
| t <sub>d5</sub>  | Delay CSB <sub>rising edge</sub> to RDY high-Z                                                | -       | -      | 9 ns   |
| t <sub>pw1</sub> | WRB Low time                                                                                  | 30 ns   | 188 ns | -      |
| t <sub>pw2</sub> | RDY Low time                                                                                  | 15 ns   | -      | 173 ns |
| t <sub>pw3</sub> | ALE <i>High</i> time                                                                          | 5 ns    | -      | -      |
| t <sub>h1</sub>  | Hold AD address valid after ALE <sub>falling edge</sub>                                       | 9 ns    | -      | -      |
| t <sub>h2</sub>  | Hold CSB Low after WRB <sub>rising edge</sub>                                                 | 0 ns    | -      | -      |
| t <sub>h3</sub>  | Hold WRB Low after RDY <sub>rising edge</sub>                                                 | 0 ns    | -      | -      |
| t <sub>h4</sub>  | AD data hold valid after WRB <sub>rising edge</sub>                                           | 7 ns    | -      | -      |
| t <sub>p1</sub>  | Time between ALE <sub>falling edge</sub> and WRB <sub>falling edge</sub>                      | 0 ns    | -      | -      |
| t <sub>p2</sub>  | Time between consecutive accesses (WRB <sub>rising edge</sub> to ALE <sub>rising edge</sub> ) | 1600 ns | -      | -      |

#### ADVANCED COMMUNICATIONS

#### **Serial Mode**

In SERIAL Mode, the device is configured to interface with a serial microprocessor bus. Figure 19 and Figure 20 show the timing diagrams of read and write accesses for this mode. The serial interface can be SPI compatible.

FINAL

The Motorola SPI convention is such that address and data is transmitted and received MSB first. On the ACS8530, device address and data are transmitted and received LSB first. Address, read/write control and data on the SDI pin is latched into the device on the rising edge of the SCLK. During a read operation, serial data output on the SDO pin can be read out of the device on either the rising or falling edge of the SCLK depending on the logic level of CLKE (note CLKE=A(1)). For standard Motorola SPI compliance, data should be clocked out of the SDO pin on the rising edge of the SCLK so that it may be latched into the microprocessor on the falling edge of the SCLK.

The serial interface clock (SCLK) is not required to run between accesses (i.e., when CSB = 1).

#### Figure 19 Read Access Timing in SERIAL Mode



| Table 26 Read Access Timing in SERIAL Mode | (For use with Figure 19) |
|--------------------------------------------|--------------------------|
|--------------------------------------------|--------------------------|

| Symbol           | Parameter                                                                                  | MIN   | TYP | MAX   |
|------------------|--------------------------------------------------------------------------------------------|-------|-----|-------|
| t <sub>su1</sub> | Setup SDI valid to SCLK <sub>rising edge</sub>                                             | 4 ns  | -   | -     |
| t <sub>su2</sub> | Setup CSB <sub>falling edge</sub> to SCLK <sub>rising edge</sub>                           | 14 ns | -   | -     |
| t <sub>d1</sub>  | Delay SCLK <sub>rising edge</sub> (SCLK <sub>falling edge</sub> for CLKE = 1) to SDO valid | -     | -   | 18 ns |
| t <sub>d2</sub>  | Delay CSB <sub>rising edge</sub> to SDO high-Z                                             | -     | -   | 16 ns |



DATASHEET

### ADVANCED COMMUNICATIONS

Table 26 Read Access Timing in SERIAL Mode (For use with Figure 19) (cont...)

| Symbol           | Parameter                                                                                                                                     | MIN   | TYP | MAX |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|
| t <sub>pw1</sub> | SCLK Low time                                                                                                                                 | 22 ns | -   | -   |
| t <sub>pw2</sub> | SCLK <i>High</i> time                                                                                                                         | 22 ns | -   | -   |
| t <sub>h1</sub>  | Hold SDI valid after SCLK <sub>rising edge</sub>                                                                                              | 6 ns  | -   | -   |
| t <sub>h2</sub>  | Hold CSB <i>Low</i> after SCLK <sub>rising edge</sub> , for CLKE = 0<br>Hold CSB <i>Low</i> after SCLK <sub>falling edge</sub> , for CLKE = 1 | 5 ns  | -   | -   |
| tp               | Time between consecutive accesses (CSB_{rising edge} to CSB_{falling edge})                                                                   | 10 ns | -   | -   |

**FINAL** 

Figure 20 Write Access Timing in SERIAL Mode



| Table 27 | Write Access | Timing in | SERIAL Mode | (For use w | ith Figure 20) |
|----------|--------------|-----------|-------------|------------|----------------|
|          |              |           |             |            |                |

| Symbol           | Parameter                                                                   | MIN   | TYP | MAX |
|------------------|-----------------------------------------------------------------------------|-------|-----|-----|
| t <sub>su1</sub> | Setup SDI valid to SCLK <sub>rising edge</sub>                              | 4 ns  | -   | -   |
| t <sub>su2</sub> | Setup CSB <sub>falling edge</sub> to SCLK <sub>rising edge</sub>            | 14 ns | -   | -   |
| t <sub>pw1</sub> | SCLK Low time                                                               | 22 ns | -   | -   |
| t <sub>pw2</sub> | SCLK High time                                                              | 22 ns | -   | -   |
| t <sub>h1</sub>  | Hold SDI valid after SCLK <sub>rising edge</sub>                            | 6 ns  | -   | -   |
| t <sub>h2</sub>  | Hold CSB Low after SCLK <sub>rising edge</sub>                              | 5 ns  | -   | -   |
| tp               | Time between consecutive accesses (CSB_{rising edge} to CSB_{falling edge}) | 10 ns | -   | -   |



## EPROM Mode

This mode is suitable for use with an EPROM, in which configuration data is stored (one-way communication - status information will not be accessible). A state machine internal to the ACS8530 device will perform numerous EPROM read operations to read the data out of the EPROM. In EPROM Mode, the ACS8530 takes control of the bus as Master and reads the device set-up from an AMD AM27C64 type EPROM at lowest speed (250ns) after device set-up (system reset). The EPROM access state machine in the up interface sequences the accesses. Figure 21 shows the access timing of the device in EPROM mode.

FINAL

Further information can be found in the AMD AM27C64 data sheet.

#### Figure 21 Access Timing in EPROM mode



 Table 28 Access Timing in EPROM mode (For use with Figure 21)

| Symbol           | Parameter                                                 | MIN | TYP | MAX    |
|------------------|-----------------------------------------------------------|-----|-----|--------|
| t <sub>acc</sub> | Delay CSB <sub>falling edge</sub> or A change to AD valid | -   | -   | 920 ns |

### Power-On Reset

The Power-On Reset (PORB) pin resets the device if forced *Low*. The reset is asynchronous, the minimum *Low* pulse width is 5 ns. Reset is needed to initialize all of the register values to their defaults. Reset must be asserted at power on, and may be re-asserted at any time to restore defaults. This is implemented simply using an external capacitor to GND along with the internal pull-up resistor. The ACS8530 is held in a reset state for 250 ms after the PORB pin has been pulled *High*. In normal operation PORB should be held *High*.



## FINAL

#### Register Map

Each Register, or register group, is described in the following Register Map (Table 29) and subsequent Register Description Tables.

## **Register Organization**

The ACS8530 SETS uses a total of 118 8-bit register locations, identified by a Register Name and corresponding hexadecimal Register Address. They are presented here in ascending order of Reg. address. and each Register is organized with the most-significant bit positioned in the left-most bit, and bit significance decreasing towards the right-most bit. Some registers carry several individual data fields of various sizes, from single-bit values (e.g. flags) upwards. Several data fields are spread across multiple registers, as shown in the Register Map, (Table 29 on page 54). Shaded areas in the map are "don't care" and writing either 0 or 1 will not affect any function of the device. Bits labelled "Set to zero" or "Set to one" must be set as stated during initialization of the device, either following power-up, or after a power-on reset (POR). Failure to correctly set these bits may result in the device operating in an unexpected way.

CAUTION! Do not write to any undefined register addresses as this may cause the device to operate in a test mode. If an undefined register has been inadvertently addressed, the device should be reset to ensure the undefined registers are at default values.

### **Multi-word Registers**

For Multi-word Registers (e.g. Reg. OC and OD), all the words have to be written to their separate addresses, and without any other access taking place, before their combined value can take effect. If the sequence is interrupted, the sequence of writes will be ignored. Reading a multi-word address freezes the other address words of a multi-word address so that the bytes all correspond to the same complete word.

### **Register Access**

Most registers are of one of two types, configuration registers or status registers, the exceptions being the *chip\_id* and *chip\_revision* registers. Configuration registers may be written to or read from at any time (the complete 8-bit register must be written, even if only one bit is being modified). All status registers may be read at any time and, in some status registers (such as the *sts\_interrupts* register), any individual data field may be cleared by writing a 1 into each bit of the field (writing a 0 value into a bit will not affect the value of the bit).

#### **Configuration Registers**

Each configuration register reverts to a default value on power-up or following a reset. Most default values are fixed, but some will be pin-settable. All configuration registers can be read out over the microprocessor port.

#### **Status Registers**

The Status Registers contain readable registers. They may all be read from outside the chip but are not writeable from outside the chip (except for a clearing operation). All status registers are read via shadow registers to avoid data hits due to dynamic operation. Each individual status register has a unique location.

#### **Interrupt Enable and Clear**

Interrupt requests are flagged on pin INTREQ; the active state (*High* or *Low*) is programmable and the pin can either be driven, or set to high impedance when non-active (Reg 7D refers).

Bits in the interrupt status register are set (*High*) by:

- 1. Any reference source becoming valid or going invalid.
- 2. Change in the operating state (e.g. Locked, Holdover)
- 3. A brief loss of the currently selected reference source.
- 4. An AMI input error.

All interrupt sources, see Reg. 05, Reg. 06 and Reg. 08, are maskable via the mask register, each one being enabled by writing a 1 to the appropriate bit. Any unmasked bit set in the interrupt status register will cause the interrupt request pin to be asserted. All interrupts are cleared by writing a 1 to the bit(s) to be cleared in the status register. When all pending unmasked interrupts are cleared the interrupt pin will go inactive.

#### Defaults

Each Register is given a defined default value at reset and these are listed in the Map and Description Tables. However, some read-only status registers may not necessarily show the same default values after reset as those given in the tables. This is because they reflect the status of the device, which may have changed in the time it takes to carry out the read, or through reasons of configuration. In the same way, the default values given for shaded areas could also take different values to those stated.

## ADVANCED COMMUNICATIONS

### FINAL

## DATASHEET

ACS8530 SETS

### Table 29 Register Map

| Register Name                                              | S.               | ۲                |                    |                             |                                | Dat                         | a Bit               |                     |                                    |                     |
|------------------------------------------------------------|------------------|------------------|--------------------|-----------------------------|--------------------------------|-----------------------------|---------------------|---------------------|------------------------------------|---------------------|
| RO = Read Only<br>R/W = Read/Write                         | Address<br>(hex) | Default<br>(hex) | 7 (MSB)            | 6                           | 5                              | 4                           | 3                   | 2                   | 1                                  | 0 (LSB)             |
| chip_id (RO)                                               | 00               | 52               |                    |                             |                                | umber [7:0] 8 lea           |                     |                     |                                    |                     |
|                                                            | 01               | 21               |                    |                             | Device part nu                 | umber [15:8] 8 m            | 0                   | its of the chip ID  |                                    |                     |
| chip_revision (RO)                                         | 02               | 00               |                    |                             |                                |                             | number [7:0]        | -                   |                                    |                     |
| test_register1 (R/W)                                       | 03               | 14               | phase_alarm        | disable_180                 |                                | resync_<br>analog           | Set to zero         | 8K edge<br>polarity | Set to zero                        | Set to zero         |
| sts_interrupts (R/W)                                       | 05               | FF               | 18 valid<br>change | 17 valid<br>change          | l6 valid<br>change             | 15 valid<br>change          | l4 valid<br>change  | 13 valid<br>change  | l2 valid<br>change                 | l1 valid<br>change  |
|                                                            | 06               | 3F               | operating_<br>mode | main_ref_<br>failed         | I14 valid<br>change            | I13 valid<br>change         | I12 valid<br>change | I11 valid<br>change | I10 valid<br>change                | 19 valid<br>change  |
| sts_current_DPLL_frequency, see<br>OC/OD                   | 07               | 00               |                    |                             | 5                              |                             | 3                   | ÷                   | f current DPLL fr                  | Ũ                   |
| sts_interrupts (R/W)                                       | 08               | 50               | Sync_ip_alarm      | T4_status                   | phasemon_<br>alarm             | T4_inputs_<br>failed        | AMI2_Viol           | AMI2_LOS            | AMI1_Viol                          | AMI1_LOS            |
| sts_operating (RO)                                         | 09               | 41               | SYNC2K_<br>alarm   | T4_DPLL_lock                | TO_DPLL_freq<br>_soft_alarm    | T4_DPLL_freq<br>_soft_alarm |                     | TO                  | _DPLL_operating                    | g_mode              |
| sts_priority_table (RO)                                    | OA               | 00               |                    | Highest priority            | validated source               |                             |                     | Currently s         | elected source                     |                     |
|                                                            | OB               | 00               |                    | 0 , 3                       | ty validated source            |                             |                     | 2nd highest prio    |                                    | IIICe               |
| sts_current_DPLL_frequency[7:0]                            | 0D<br>0C         | 00               | <u> </u>           |                             | 5                              | .c<br>Bits [7:0] of curre   | nt DPLL frequer     | 0 /                 | , randated 30                      |                     |
| (RO) [15:8]                                                | 00<br>0D         | 00               |                    |                             |                                | Bits [15:8] of curre        | ,                   | 2                   |                                    |                     |
| [18:16]                                                    | 07               | 00               |                    |                             | L                              | nis [15.0] 01 curr          | ent Di LL neque     | 5                   | 8:16] of current                   | NPLL offsat         |
| sts_sources_valid (RO)                                     | 07<br>OE         | 00               | 18                 | 17                          | 16                             | 15                          | 14                  | 13                  | 12                                 | 11                  |
|                                                            | 0E<br>0F         | 00               | 10                 | ·/                          | 10                             | 13                          | 14                  | 13                  | 12                                 | 11                  |
| ste reference courses (DO)                                 | UF               | 00               | Out-of-band        | Out of band                 |                                | Phase lock                  | 0ut-of-band         | Out-of band         | -                                  | Phase lock          |
| sts_reference_sources (RO)                                 |                  |                  | alarm (soft)       | Out-of band<br>alarm (hard) | No Activity<br>alarm           | alarm                       | alarm (soft)        | alarm (hard)        | No activity<br>alarm               | Phase lock<br>alarm |
| Status of Input pairs (1 & 2)                              | 10               | 66               |                    | . ,                         | of I2 Input                    |                             |                     | . ,                 | of I1 Input                        |                     |
| (3 & 4)                                                    | 11               | 66               |                    |                             | of I4 Input                    |                             |                     |                     | of I3 Input                        |                     |
| (5 & 6)                                                    | 12               | 66               |                    |                             | of I6 Input                    |                             |                     |                     | of I5 Input                        |                     |
| (7 & 8)                                                    | 13               | 66               |                    |                             | f 18 Input                     |                             |                     |                     | of I7 Input                        |                     |
| (9 & 10)                                                   | 14               | 66               |                    |                             | f 110 Input                    |                             | -                   |                     | of 19 Input                        |                     |
| (11 & 12)                                                  | 15               | 66               |                    |                             | f 112 Input                    |                             |                     |                     | of I11 Input                       |                     |
| (13 & 14)                                                  | 16               | 66               |                    |                             | f114 Input                     |                             | -                   |                     | of I13 Input                       |                     |
| cnfq_ref_selection_priority (1 & 2)                        | 18               | 32               |                    |                             | ed_priority I2                 |                             | -                   |                     | ned_priority I1                    |                     |
| ( <i>R/W</i> ) (3 & 4)                                     | 19               | 54               |                    | 1 0                         | ed_priority I2                 |                             |                     | . 0                 | ned_priority 13                    |                     |
| (5 & 6)                                                    | 1A               | 76               |                    |                             | ed_priority 16                 |                             | -                   |                     | ned_priority I5                    |                     |
| (7 & 8)                                                    | 1B               | 98               |                    |                             | ed_priority 18                 |                             | -                   |                     | ned priority 17                    |                     |
| (9 & 10)                                                   | 1D<br>1C         | BA               |                    |                             | d_priority I10                 |                             |                     | 1 5                 | ned_priority 19                    |                     |
| (11 & 12)                                                  | 1D               | DC               |                    | 1 0                         | d_priority 112                 |                             |                     |                     | ed_priority 111                    |                     |
| . ,                                                        |                  | FE               |                    |                             | d_priority112<br>d_priority114 |                             |                     |                     | ed_priority 113                    |                     |
| (13 & 14)<br>cnfq_ref_source_frequency _1                  | 1E<br>20         | FE<br>00         | Cot t              | programmed<br>o zero        | _, ,                           | et_id_1                     |                     | 1 0                 | to zero                            |                     |
| 8                                                          | 20<br>21         |                  |                    | o zero                      |                                | et_id_2                     |                     |                     | to zero                            |                     |
| (K/W) _2<br>3                                              | -                | 00               | divn_3             | lock8k_3                    |                                | et_id_2<br>et_id_3          |                     |                     | urce_frequency_                    | 3                   |
| 3                                                          | 22               | 00               | divn_3<br>divn_4   | lock8k_3<br>lock8k_4        |                                | et_id_3                     |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 4<br>5                                                     | 23<br>24         | 00               | divn_4<br>divn_5   | lock8k_5                    |                                | et_id_5                     |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 5                                                          | 24<br>25         | 03               | divn_6             | lock8k_6                    |                                | et_id_6                     |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 7                                                          |                  |                  |                    | lock8k_7                    |                                |                             |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 8                                                          | 26               | 03               | divn_7<br>divn_8   | lock8k_7<br>lock8k_8        |                                | et_id_7<br>et_id_8          |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 8                                                          | 27<br>28         | 03<br>03         | divn_8<br>divn_9   | lock8k_8                    |                                | et_id_9                     |                     |                     | urce_frequency_<br>urce_frequency_ |                     |
| 9<br>10                                                    | 28<br>29         | 03               | divn_9<br>divn_10  | lock8k_9<br>lock8k 10       |                                | t_id_10                     |                     |                     | rce_frequency_                     |                     |
|                                                            |                  |                  |                    | _                           |                                |                             |                     |                     | rce_frequency_                     |                     |
| 11                                                         | 2A<br>2P         | 03               | divn_11            | lock8k_11                   |                                | t_id_11                     |                     | _                   | = 1 3=                             |                     |
| 12                                                         | 2B               | 01               | divn_12            | lock8k_12                   |                                | t_id_12                     |                     |                     | rce_frequency_:                    |                     |
| 13                                                         | 20               | 01               | divn_13            | lock8k_13                   |                                | t_id_13                     |                     |                     | rce_frequency_                     |                     |
| 14                                                         | 2D               | 01               | divn_14            | lock8k_14                   | DUCKe                          | t_id_14                     | abannal- 01         |                     | rce_frequency_                     | 14                  |
| cnfg_sts_remote_sources_valid<br>(R/W)                     | 30               | FF               |                    |                             |                                | Remote status,              | channels <8:1>      |                     | ).                                 |                     |
| , ,<br>,                                                   | 31               | 3F               |                    |                             |                                |                             | Remote status,      | , channels <14:9    |                                    |                     |
|                                                            |                  | 00               |                    |                             |                                |                             |                     | TO                  | _DPLL_operating                    | n mode              |
| cnfg_operating_mode (R/W)<br>force_select_reference_source | 32<br>33         | 00<br>OF         |                    |                             |                                |                             | 1                   |                     | erence_source                      |                     |



## ADVANCED COMMUNICATIONS

FINAL

#### DATASHEET

Table 29 Register Map (cont...) Register Name Data Bit Default (hex) RO = Read Only 7 (MSB) 5 3 2 0 (LSB) 6 4 1 R/W = Read/Write cnfg\_input\_mode auto\_extsync\_ phalarm\_ XO\_ edge man\_holdover extsync\_en IP\_sonsdhb master\_slaveb reversion\_ .34  $C_2$ (Bit 1 RO, otherwise R/W) еn . timeout mode cnfg T4 path (R/W) 35 40 Lock\_T4\_to\_ T4\_dig\_ T4\_op\_ T4 forced reference source ТО feedback from\_TO cnfg\_differential\_inputs (R/W) 36 02 16\_PECL 15\_LVDS cnfg\_uPsel\_pins (RO) 37 02 Microprocessor type cnfg\_dig\_outputs\_sonsdh (R/W) 38 1F dig2\_sonsdh dig1\_sonsdh cnfg\_digtial\_frequencies (R/W) 39 08 digital1\_frequency digital2\_frequency cnfg\_differential\_outputs (R/W) TOT PECE IVDS TOG I VDS PECI ЗA C.6 cnfg\_auto\_bw\_sel (R/W) ЗВ FΒ auto\_BW\_sel TO lim int cnfg\_nominal\_frequency 3C 99 Nominal frequency [7:0] [7:0 (R/W) [15:8] 3D 99 Nominal frequency [15:8] [7:0] 3E 00 Holdover frequency [7:0] cnfg\_holdover\_frequency (R/W) Holdover frequency [15:8] [15:8] 3F 00 cnfg\_holdover\_modes (R/W) 40 88 auto fast\_averaging read\_average Mini-holdover mode Holdover frequency [18:16] (with Registers 3E and 3F above) averaging cnfg\_DPLL\_freq\_limit (R/W) [7:0] 41 76 DPLL frequency offset limit [7:0] [9:8 42 00 DPLL frequency offset limit[9:8] 12 interrupt not cnfg\_interrupt\_mask (R/W) [7:0] 43 00 18 interrupt not 17 interrupt not 16 interrupt not 15 interrupt not 14 interrupt not 13 interrupt not 11 interrupt not masked masked masked masked masked masked masked masked [15:8] 44 00 Operating Main\_ref\_ 114 interrupt 113 interrupt 112 interrupt 111 interrupt 110 interrupt 19 interrupt not failed interrupt not masked masked mode interrupt not masked not masked not masked not masked not masked not masked AMI2 Viol AMI2\_LOS [23:16] AMI1\_ Viol 45 Sync\_ip\_ T4 status phasemon T4 inputs AMI1\_LOS 00 alarminterrupt interrupt not interrupt not alarm interrupt failed interrupt interrupt not interrupt not interrupt not not masked masked masked masked not masked not masked masked masked cnfg\_freq\_divn (R/W) 46 FF divn\_value [7:0] [7:0] [13:8] 47 ЗF divn\_value [13:8] cnfg\_monitors (R/W) 48 freq\_mon\_ ultra\_fast\_ ext\_switch PBO\_freeze PBO\_en freq\_monitor\_ freq\_monitor\_ los flag on\_ TĎO hard\_enable clock switch soft\_enable hard\_frequency\_alarm\_threshold [3:0] cnfg\_freq\_mon\_threshold (R/W) 49 soft\_frequency\_alarm\_threshold [3:0] 23 cnfg\_current\_freq\_mon\_ current soft frequency alarm threshold [3:0] 4A 23 current\_hard\_frequency\_alarm\_threshold [3:0] threshold (R/W) cnfg\_registers\_source\_select 4R00 T4\_T0\_select frequency\_measurement\_channel\_select [3:0] (R/W) sts\_freq\_measurement (R/W) 4C 00 freq\_measurement\_value [7:0] 4D DPLL Frequency Soft Alarm Limit [6:0] Resolution = 0.628 ppm cnfg\_DPLL\_soft\_limit (R/W) 8E Freq limit Phase loss enable cnfg\_upper\_threshold\_0 (R/W) 50 06 Configuration 0: Activity alarm set threshold [7:0] cnfg\_lower\_threshold\_0 (R/W) 04 51 Configuration 0: Activity alarm reset threshold [7:0] Configuration 0: Activity alarm bucket size [7:0] cnfg\_bucket\_size\_0 (R/W) 08 52 cnfg\_decay\_rate\_0 (R/W) 53 01 Cfg O:decay\_rate [1:0] cnfg\_upper\_threshold\_1 (R/W) 54 06 Configuration 1: Activity alarm set threshold [7:0] cnfg\_lower\_threshold\_1 (R/W) 04 Configuration 1: Activity alarm reset threshold [7:0] 55 cnfq\_bucket\_size\_1 (R/W) 56 08 Configuration 1: Activity alarm bucket size [7:0] cnfg\_decay\_rate\_1 (R/W) 57 01 Cfg 1:decay\_rate [1:0] cnfg\_upper\_threshold\_2 (R/W) Configuration 2: Activity alarm set threshold [7:0] 58 06 cnfg\_lower\_threshold\_2 (R/W) 59 04 Configuration 2: Activity alarm reset threshold [7:0] cnfg\_bucket\_size\_2 (R/W, 5A 08 Configuration 2: Activity alarm bucket size [7:0] cnfg\_decay\_rate\_2 (R/W) 5B 01 Cfg 2:decay\_rate [1:0] cnfg\_upper\_threshold\_3 (R/W) 5C 06 Configuration 3: Activity alarm set threshold [7:0] cnfg\_lower\_threshold\_3 (R/W) 5D 04 Configuration 3: Activity alarm reset threshold [7:0] Configuration 3: Activity alarm bucket size [7:0] cnfg\_bucket\_size\_3 (R/W) 5F08

5F 01

cnfg\_decay\_rate\_3 (R/W)

Cfg 3:decay\_rate [1:0]



## ADVANCED COMMUNICATIONS

**FINAL** 

DATASHEET

 Table 29 Register Map (cont...)

| Register Name                         | SS (          | ,<br>It          |                                                   |                                        |                                    | Dat                  | a Bit          |                         |                                   |                                 |
|---------------------------------------|---------------|------------------|---------------------------------------------------|----------------------------------------|------------------------------------|----------------------|----------------|-------------------------|-----------------------------------|---------------------------------|
| RO = Read Only<br>R/W = Read/Write    | Addre<br>(hex | Default<br>(hex) | 7 (MSB)                                           | 6                                      | 5                                  | 4                    | 3              | 2                       | 1                                 | 0 (LSB)                         |
| cnfg_output_frequency (R/W)           |               | •                |                                                   | •                                      |                                    | •                    |                | •                       |                                   | •                               |
| (TO1 & TO2)                           | 60            | 85               |                                                   | output_fre                             | eq_2 (TO2)                         |                      |                | output_fr               | eq_1 (TO1)                        |                                 |
| (TO3 & TO4)                           | 61            | 86               |                                                   | output_fre                             | eq_4 (TO4)                         |                      |                | output_fr               | eq_3 (TO3)                        |                                 |
| (TO5 & TO6)                           | 62            | 8A               |                                                   | output_fre                             | eq_6 (TO6)                         |                      |                | output_fr               | eq_5 (TO5)                        |                                 |
| (TO7 to TO11)                         | 63            | F6               | MFrSync<br>enable                                 | FrSync enable                          | TO9 enable                         | TO8 enable           |                | output_fr               | eq_7 (T07)                        |                                 |
| cnfg_T4_DPLL_frequency (R/W)          | 64            | 01               |                                                   | Auto Disable<br>T4 output              | AMI Duty cycle                     | SDH selection        |                |                         | T4_DPLL_frequ                     | ency                            |
| cnfg_T0_DPLL_frequency (R/W)          | 65            | 01               | T4 for<br>measuring T0<br>phase                   | <i>T4 APLL for T0</i><br><i>E1/DS1</i> | TO Freq t                          | o T4 APLL            |                |                         | <sup>T</sup> O_DPLL_frequ         | ency                            |
| cnfg_T4_DPLL_bw (R/W)                 | 66            | 00               |                                                   | •                                      | •                                  |                      |                | •                       | T4_DPLL_                          | bandwidth [1:0]                 |
| cnfg_T0_DPLL_locked_bw (R/W)          | 67            | ОВ               |                                                   |                                        |                                    |                      | TO_DI          | PLL_locked_bandw        | idth [4:0]                        |                                 |
| cnfg_T0_DPLL_acq_bw (R/W)             | 69            | OF               |                                                   |                                        |                                    |                      | TO_DPL         | L_acquisition band      | lwidth [4:0]                      |                                 |
| cnfg_T4_DPLL_damping (R/W)            | 6A            | 13               |                                                   |                                        | D2_gain_alog_8k                    | < [6:4]              |                |                         | T4_damping [2                     | 2:0]                            |
| cnfg_T0_DPLL_damping (R/W)            | 6B            | 13               |                                                   | TO_P                                   | D2_gain_alog_8k                    | K [6:4]              |                |                         | TO_damping [2                     | 2:0]                            |
| cnfg_T4_DPLL_PD2_gain (R/W)           | 6C            | С2               | T4_PD2_gain_<br>enable                            | T4_                                    | _PD2_gain_alog [                   | [6:4]                |                | T4_                     | PD2_gain_digi                     | tal [2:0]                       |
| cnfg_T0_DPLL_PD2_gain (R/W)           | 6D            | С2               | TO_PD2_gain_<br>enable                            | TO_                                    | _PD2_gain_alog [                   | [6:4]                |                | TO_                     | PD2_gain_digi                     | tal [2:0]                       |
| cnfg_phase_offset (R/W) [7:0]         | 70            | 00               |                                                   | •                                      |                                    | phase_offs           | et_value[7:0]  | •                       |                                   |                                 |
| [15:8]                                | 71            | 00               |                                                   |                                        |                                    | phase_offse          | et_value[15:8] |                         |                                   |                                 |
| cnfg_PBO_phase_offset (R/W)           | 72            | 00               |                                                   |                                        |                                    |                      | PBO_pha.       | se_ offset [5:0]        |                                   |                                 |
| cnfg_phase_loss_fine_limit (R/W)      | 73            | A2               | Fine limit<br>Phase loss<br>enable (1)            | No activity for<br>phase loss          | <i>Test Bit</i><br><i>Set to 1</i> |                      |                | pha.                    | se_loss_fine_lii                  | mit [2:0]                       |
| cnfg_phase_loss_coarse_limit<br>(R/W) | 74            | 85               | <i>Coarse limit<br/>Phase loss<br/>enable (2)</i> | Wide range<br>enable                   | Enable Multi<br>Phase resp.        |                      |                | Phase loss coarse       | e limit in UI p-p                 | [3:0]                           |
| cnfg_phasemon (R/W)                   | 76            | 06               | Input noise<br>window enable                      |                                        | Phasemon<br>Enable                 | Phasemon<br>Auto PBO |                | Phase mon               | itor limit [3:0]                  |                                 |
| sts_current_phase (RO) [7:0]          | 77            | 00               |                                                   |                                        | L                                  | current_p            | phase[7:0]     |                         |                                   |                                 |
| [15:8]                                | 78            | 00               |                                                   |                                        |                                    | current_p            | hase[15:8]     |                         |                                   |                                 |
| cnfg_phase_alarm_timeout<br>(R/W)     | 79            | 32               |                                                   |                                        |                                    |                      | Timeout value  | in 2s intervals [5:0    | ]                                 |                                 |
| cnfg_sync_pulses (R/W)                | 7A            | 00               | 2 k/8 k out<br>from T4                            |                                        | <u> </u>                           |                      | 8 k invert     | 8 k pulse<br>enable     | 2 k invert                        | 2 k pulse<br>enable             |
| cnfg_sync_phase (R/W)                 | 7B            | 00               | indep_FrSync/<br>MFrSync                          | Sync_OC-N_<br>rates                    |                                    |                      |                |                         | Syı                               | nc_phase                        |
| cnfg_sync_monitor (R/W)               | 7C            | 2B               | ph_offset_<br>ramp                                | S                                      | Sync_monitor_ lin                  | nit                  |                | -                       | ence_source                       |                                 |
| cnfg_interrupt (R/W)                  | 7D            | 02               |                                                   |                                        |                                    |                      |                | GPO interrupt<br>enable | Interrupt<br>tristate<br>enable   | Interrupt<br>polarity<br>enable |
| cnfg_protection(R/W)                  | 7E            | 85               |                                                   |                                        |                                    | protecti             | ion_value      |                         |                                   |                                 |
| cnfg_uPsel (R/W)                      | 7F            | 02<br>*          |                                                   |                                        |                                    |                      |                |                         | r type (*Defaul<br>ie on UPSEL[2: | t value depends<br>0] pins)     |



## ADVANCED COMMUNICATIONS Register Descriptions

**FINAL** 

# ACS8530 SETS

DATASHEET

#### Address (hex): 00

| Register Name | chip_id                               |                   | Description | (RO) 8 least sig<br>chip ID. | nificant bits of the | Default Value | 0101 0010 |
|---------------|---------------------------------------|-------------------|-------------|------------------------------|----------------------|---------------|-----------|
| Bit 7         | Bit 6                                 | Bit 5             | Bit 4       | Bit 3                        | Bit 2                | Bit 1         | Bit O     |
|               |                                       |                   | chij        | o_id[7:0]                    |                      |               |           |
| Bit No.       | Description                           |                   |             | Bit Value                    | Value Descriptio     | n             |           |
| [7:0]         | <i>chip_id</i><br>Least significant b | yte of the device | ID          | 52 (hex)                     |                      |               |           |

#### Address (hex): 01

| Register Name | chip_id                               |                    | Description | (RO) 8 most sig<br>chip ID. | nificant bits of the | Default Value | 0010 0001 |
|---------------|---------------------------------------|--------------------|-------------|-----------------------------|----------------------|---------------|-----------|
| Bit 7         | Bit 6                                 | Bit 5              | Bit 4       | Bit 3                       | Bit 2                | Bit 1         | Bit O     |
|               |                                       |                    | chip_       | id[15:8]                    |                      |               |           |
| Bit No.       | Description                           |                    |             | Bit Value                   | Value Description    | ı             |           |
| [7:0]         | <i>chip_id</i><br>Most significant by | te of the device I | D           | 21 (hex)                    |                      |               |           |

#### Address (hex): 02

| Register Name | chip_revision                                  |           | Description | (RO) Silicon rev | ision of the device. | Default Value | 0000 0000 |
|---------------|------------------------------------------------|-----------|-------------|------------------|----------------------|---------------|-----------|
| Bit 7         | Bit 6                                          | Bit 5     | Bit 4       | Bit 3            | Bit 2                | Bit 1         | Bit O     |
|               |                                                |           | chip_re     | evision[7:0]     |                      |               |           |
| Bit No.       | Description                                    |           |             | Bit Value        | Value Description    | ı             |           |
| [7:0]         | <i>chip_revision</i><br>Silicon revision of th | ne device |             | 00 (hex)         |                      |               |           |

## ADVANCED COMMUNICATIONS

## Address (hex): 03

| Register Name | test_register1                                                                                                                                                                                             |                                                                                                                                                                         | Description                                                                                                                                                                    |                  | containing various not normally used).                      | Default Value                                                                                                   | 0001 0100                                                                                                 |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                      | Bit 5                                                                                                                                                                   | Bit 4                                                                                                                                                                          | Bit 3            | Bit 2                                                       | Bit 1                                                                                                           | Bit O                                                                                                     |  |  |
| phase_alarm   | disable_180                                                                                                                                                                                                |                                                                                                                                                                         | resync_analog                                                                                                                                                                  | Set to zero      | 8k Edge Polarity                                            | Set to zero                                                                                                     | Set to zero                                                                                               |  |  |
| Bit No.       | Description                                                                                                                                                                                                |                                                                                                                                                                         |                                                                                                                                                                                | <b>Bit Value</b> | Value Description                                           | n                                                                                                               |                                                                                                           |  |  |
| 7             | <i>phase_alarm (</i> ph<br>Instantaneous re                                                                                                                                                                |                                                                                                                                                                         |                                                                                                                                                                                | 0<br>1           | TO DPLL reportin<br>TO DPLL reportin                        |                                                                                                                 |                                                                                                           |  |  |
| 6             | <i>disable_180</i><br>Normally the DPL                                                                                                                                                                     | L will try to lock                                                                                                                                                      | to the nearest                                                                                                                                                                 | 0                | TO DPLL automatically determines frequency loc<br>enable.   |                                                                                                                 |                                                                                                           |  |  |
|               | edge (±180°) for<br>a new reference.<br>that it is phase lo<br>capture range rev<br>to frequency and<br>into frequency lock to                                                                             | the first 2 secor<br>If the DPLL doe<br>cked after this<br>verts to ±360°,<br>phase locking.<br>cking mode may<br>a new reference<br>r, this may caus<br>to 360° when t | nds when locking to<br>s not determine<br>time, then the<br>which corresponds<br>Forcing the DPLL<br>reduce the time to<br>e by up to 2<br>se an unnecessary<br>he new and old | 1                | TO DPLL forced to always frequency and phase loo            |                                                                                                                 |                                                                                                           |  |  |
| 5             | Not used.                                                                                                                                                                                                  |                                                                                                                                                                         |                                                                                                                                                                                | -                | -                                                           |                                                                                                                 |                                                                                                           |  |  |
| 4             | <i>resync_analog</i> (analog dividers re-synchronization)<br>The analog output dividers include a<br>synchronization mechanism to ensure phase lock a<br>low frequencies between the input and the output. |                                                                                                                                                                         |                                                                                                                                                                                | 0                | clocks divided do<br>with equivalent fr<br>Hence ensuring t | wer-up.<br>Iways synchroniz<br>own from the APL<br>requency digital of<br>hat 6.48 MHz ou<br>c with the DPLL of | zed.This keeps the<br>L output, in sync<br>clocks in the DPLL.<br>utput clocks, and<br>even though only a |  |  |
| 3             | Test Control<br>Leave unchanged                                                                                                                                                                            | l or set to zero                                                                                                                                                        |                                                                                                                                                                                | 0                |                                                             |                                                                                                                 |                                                                                                           |  |  |
| 2             |                                                                                                                                                                                                            | this bit allows                                                                                                                                                         | or the current input<br>the system to lock<br>edge of the input                                                                                                                | 0<br>1           | Lock to falling clo<br>Lock to rising clo                   |                                                                                                                 |                                                                                                           |  |  |
| 1             | Test Control<br>Leave unchanged                                                                                                                                                                            | l or set to zero                                                                                                                                                        |                                                                                                                                                                                | 0                | -                                                           |                                                                                                                 |                                                                                                           |  |  |
| 0             | Test Control<br>Leave unchanged                                                                                                                                                                            | l or set to zero                                                                                                                                                        |                                                                                                                                                                                | 0                | -                                                           |                                                                                                                 |                                                                                                           |  |  |

**FINAL** 

# ACS8530 SETS

## Address (hex): 05

| Register Name | sts_interrupts                                                                                                                                                                                                                                                                         |                       | Description                                               | (R/W) Bits [7:0<br>status register. | ] of the interrupt                                                                                                                   | Default Value                                                  | 1111 1111 |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                  | Bit 5                 | Bit 4                                                     | Bit 3                               | Bit 2                                                                                                                                | Bit 1                                                          | Bit O     |
| 18            | 17                                                                                                                                                                                                                                                                                     | 16                    | 15                                                        | 14                                  | 13                                                                                                                                   | 12                                                             | 11        |
| Bit No.       | Description                                                                                                                                                                                                                                                                            |                       |                                                           | Bit Value                           | Value Descripti                                                                                                                      | on                                                             |           |
| 7             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |
| 6             | <ul> <li><i>I7</i></li> <li>Interrupt indicating that input I7 has become valid (if it was invalid), or invalid (if it was valid). Latche until reset by software writing a 1 to this bit.</li> <li><i>I6</i></li> <li>Interrupt indicating that input I6 has become valid.</li> </ul> |                       |                                                           | 0<br>1                              | Input I7 has not changed status (valid/invalid).<br>Input I7 has changed status (valid/invalid).<br>Writing 1 resets the input to 0. |                                                                |           |
| 5             | <i>I6</i><br>Interrupt indicating that input I6 has become valid<br>(if it was invalid), or invalid (if it was valid). Latched<br>until reset by software writing a 1 to this bit.                                                                                                     |                       |                                                           | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |
| 4             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |
| 3             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |
| 2             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |
| 1             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>s the input to 0. |           |
| 0             |                                                                                                                                                                                                                                                                                        | , or invalid (if it v | has become valid<br>vas valid). Latched<br>1 to this bit. | 0<br>1                              |                                                                                                                                      | t changed status (<br>anged status (valio<br>the input to 0.   |           |

**FINAL** 

# ACS8530 SETS

Address (hex): 06

**Register Name** *sts\_interrupts* 

SEMTECH

| Bit 7              | Bit 6                                                                    | Bit 5                                                                                      | Bit 4                                                                         | Bit 3            | Bit 2                                                  | Bit 1                                                       | Bit O |
|--------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------|--------------------------------------------------------|-------------------------------------------------------------|-------|
| operating_<br>mode | main_ref_failed                                                          | 114                                                                                        | 113                                                                           | 112              | 111                                                    | 110                                                         | 19    |
| Bit No.            | Description                                                              |                                                                                            |                                                                               | <b>Bit Value</b> | Value Descripti                                        | on                                                          |       |
| 7                  | operating_mode<br>Interrupt indicati<br>changed. Latcher<br>to this bit. | ng that the oper                                                                           | ating mode has<br>software writing a 1                                        | 0<br>1           | Operating mode<br>Operating mode<br>Writing 1 resets   |                                                             | 1.    |
| 6                  | input cycles. This the input to beco                                     | upt will be raise<br>is much quicke<br>ome invalid. This<br><i>e-run</i> or <i>Holdove</i> | d after 2 missing<br>er than waiting for<br>input is not<br>er modes. Latched | 0<br>1           | Input to the TO<br>Input to the TO<br>Writing 1 resets | DPLL has failed.                                            |       |
| 5                  |                                                                          | or invalid (if it w                                                                        | 4 has become valid<br>vas valid). Latched<br>1 to this bit.                   | 0<br>1           |                                                        | ot changed status<br>hanged status (va<br>s the input to 0. |       |
| 4                  |                                                                          | or invalid (if it w                                                                        | 3 has become valid<br>vas valid). Latched<br>1 to this bit.                   | 0<br>1           |                                                        | ot changed status<br>hanged status (va<br>s the input to 0. |       |
| 3                  |                                                                          | or invalid (if it w                                                                        | 2 has become valid<br>vas valid). Latched<br>1 to this bit.                   | 0<br>1           |                                                        | ot changed status<br>hanged status (va<br>the input to 0.   |       |
| 2                  |                                                                          | or invalid (if it w                                                                        | 1 has become valid<br>vas valid). Latched<br>1 to this bit.                   | 0<br>1           |                                                        | ot changed status<br>hanged status (va<br>s the input to 0. |       |
| 1                  |                                                                          | or invalid (if it w                                                                        | ) has become valid<br>vas valid). Latched<br>1 to this bit.                   | 0<br>1           |                                                        | ot changed status<br>hanged status (va<br>the input to 0.   |       |
| 0                  |                                                                          | or invalid (if it w                                                                        | has become valid<br>vas valid). Latched<br>1 to this bit.                     | 0<br>1           |                                                        | t changed status<br>anged status (vali<br>s the input to 0. |       |

**FINAL** 

(R/W) Bits [15:8] of the interrupt

status register.

Description

#### www.semtech.com

## ACS8530 SETS

**Default Value** 

DATASHEET

0011 1111

# ACS8530 SETS

DATASHEET

## ADVANCED COMMUNICATIONS

## Address (hex): 07

| Register Name | sts_current_DPL<br>[18:16] | L_frequency                                                         | Description | (RO) Bits [18:16] of the current DPLL frequency. |                                   | Default Value                             | 0000 0000  |
|---------------|----------------------------|---------------------------------------------------------------------|-------------|--------------------------------------------------|-----------------------------------|-------------------------------------------|------------|
| Bit 7         | Bit 6                      | Bit 5                                                               | Bit 4       | Bit 3                                            | Bit 2                             | Bit 1                                     | Bit O      |
|               |                            |                                                                     |             |                                                  | sts_cur                           | rent_DPLL_freque                          | ncy[18:16] |
| Bit No.       | Description                |                                                                     |             | Bit Value                                        | Value Descripti                   | on                                        |            |
| [7:3]         | Not used.                  |                                                                     |             | -                                                | -                                 |                                           |            |
| [2:0]         | for the TO path is         | <i>TO_select</i> ) of Re<br><i>source_select</i> ) =<br>s reported. |             | -                                                | See register de<br>sts_current_DF | scription of<br><i>PLL_frequency</i> at R | eg. OD.    |

**FINAL** 

### Address (hex): 08

| Register Name | sts_interrupts                                                                                                                                                               |                    | Description                                 | (R/W) Bits [23:<br>status register. | 16] of the interrupt                                                           | Default Value     | 0101 0000 |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|-------------------|-----------|--|
| Bit 7         | Bit 6                                                                                                                                                                        | Bit 5              | Bit 4                                       | Bit 3                               | Bit 2                                                                          | Bit 1             | Bit O     |  |
| Sync_ip_alarm | T4_status                                                                                                                                                                    | phasemon_<br>alarm | T4_inputs_<br>failed                        | AMI2_Viol                           | AMI2_LOS                                                                       | AMI1_Viol         | AMI1_LOS  |  |
| Bit No.       | Description                                                                                                                                                                  |                    |                                             | <b>Bit Value</b>                    | Value Descriptio                                                               | n                 |           |  |
| 7             | Sync_ip_alarm                                                                                                                                                                |                    |                                             | 0                                   | Input Frame Syn                                                                | c alarm has not c | occurred. |  |
|               | Interrupt indicati                                                                                                                                                           | ts alarm limit. La | ne Sync input<br>tched until reset by       | 1                                   | Input Frame Syn<br>Writing 1 resets                                            | c alarm has occu  |           |  |
| 6             | T4_status                                                                                                                                                                    |                    |                                             | 0                                   | Input to the T4 D                                                              | PLL has not char  | nged.     |  |
|               | Interrupt indicating that the T4 DPLL has lost lock (if<br>it was locked) or gained lock (if it was not locked).<br>Latched until reset by software writing a 1 to this bit. |                    |                                             | 1                                   | Input to the T4 DPLL has lost/gained lock.<br>Writing 1 resets the input to 0. |                   |           |  |
| 5             | phasemon_alari                                                                                                                                                               | m                  |                                             | 0                                   | Alarm condition                                                                | has not occurred  |           |  |
|               | Interrupt indicati<br>threshold has be<br>until reset by sof                                                                                                                 | en exceeded. Se    | e Reg. 76.Latched                           | 1                                   | Alarm condition<br>Writing 1 resets                                            |                   |           |  |
| 4             | T4_inputs_failed                                                                                                                                                             | 1                  |                                             | 0                                   | T4 DPLL has vali                                                               | d inputs.         |           |  |
|               | Interrupt indicati<br>to the T4 DPLL. I<br>writing a 1 to this                                                                                                               | _atched until res  | nputs are available<br>et by software       | 1                                   | T4 DPLL has no<br>Writing 1 resets                                             | •                 |           |  |
| 3             | AMI2_Viol                                                                                                                                                                    |                    |                                             | 0                                   | Input I2 has had                                                               |                   |           |  |
|               |                                                                                                                                                                              | it I2. Latched uni | /iolation error has<br>il reset by software | 1                                   | Input I2 has had<br>Writing 1 resets                                           |                   |           |  |

SEMTECH

## Address (hex): 08 (cont...)

| Register Name | sts_interrupts                                                                    |                    | Description                              | (R/W) Bits [23:<br>status register. | 16] of the interrupt                                     | Default Value                                               | 0101 0000 |
|---------------|-----------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|-----------|
| Bit 7         | Bit 6                                                                             | Bit 5              | Bit 4                                    | Bit 3                               | Bit 2                                                    | Bit 1                                                       | Bit O     |
| Sync_ip_alarm | T4_status                                                                         | phasemon_<br>alarm | T4_inputs_<br>failed                     | AMI2_Viol                           | AMI2_LOS                                                 | AMI1_Viol                                                   | AMI1_LOS  |
| Bit No.       | Description                                                                       |                    |                                          | Bit Value                           | Value Descriptio                                         | n                                                           |           |
| 2             |                                                                                   |                    | DS error has<br>I reset by software      | 0<br>1                              | Input I2 has had<br>Input I2 has had<br>Writing 1 resets | a LOS error.                                                |           |
| 1             | <i>AMI1_Viol</i><br>Interrupt indicati<br>occurred on inpu<br>writing a 1 to this | t I1. Latched unti | olation error has<br>I reset by software | 0<br>1                              |                                                          | no violation error<br>a violation error.<br>the input to 0. | r.        |
| 0             | AMI1_LOS<br>Interrupt indicati<br>occurred on inpu<br>writing a 1 to this         | t I1. Latched unti | )S error has<br>I reset by software      | 0<br>1                              | Input I1 has had<br>Input I1 has had<br>Writing 1 resets | a LOS error.                                                |           |

**FINAL** 

#### Address (hex): 09

| Register Name | sts_operating                                      |                             | Description                 | (RO) Current op<br>the device's inte<br>machine. |                   | Default Value                               | 0100 0001 |
|---------------|----------------------------------------------------|-----------------------------|-----------------------------|--------------------------------------------------|-------------------|---------------------------------------------|-----------|
| Bit 7         | Bit 6                                              | Bit 5                       | Bit 4                       | Bit 3                                            | Bit 2             | Bit 1                                       | Bit O     |
| SYNC2K_alarm  | T4_DPLL_Lock                                       | TO_DPLL_freq_<br>soft_alarm | T4_DPLL_freq_<br>soft_alarm |                                                  | TO_               | _DPLL_operating_                            | mode      |
| Bit No.       | Description                                        |                             |                             | Bit Value                                        | Value Description | on                                          |           |
| 7             | <i>SYNC2K_alarm</i><br>Reports current s<br>alarm. | status of the extern        | nal Sync. Monitor           | 0<br>1                                           |                   | nonitor not in aları<br>nonitor in alarm co |           |

#### www.semtech.com

## ACS8530 SETS

# ACS8530 SETS

|               | D COMMUNICATIONS FINAL DATAS                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 |                                                                                                          |                        |           |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------|-----------|--|--|
| Register Name | •                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                          | (RO) Current op<br>the device's int<br>machine. | perating state of<br>ternal state                                                                        | Default Value          | 0100 0001 |  |  |
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Bit 4                                                                                                                                                                                                                                                                                                                                                                                                                | Bit 3                                           | Bit 2                                                                                                    | Bit 1                  | Bit O     |  |  |
| SYNC2K_alarm  | T4_DPLL_Lock                                                                                                                                                                                                                                                                                                                                                                                                                | TO_DPLL_freq_<br>soft_alarm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T4_DPLL_freq_<br>soft_alarm                                                                                                                                                                                                                                                                                                                                                                                          |                                                 | TO                                                                                                       | TO_DPLL_operating_mode |           |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                 | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit Value                                       | Value Descripti                                                                                          | on                     |           |  |  |
| Bit No.       | The T4 DPLL doe<br>as the T0 DPLL, i<br>features of the T<br>as locked or unlo<br>The bit indicates<br>monitoring the T4<br>potentially come<br>loss indicators at<br>that enable them<br>fine phase loss of<br>the coarse phase<br>Bit 7, the phase<br>the input enable<br>from the DPLL bo<br>frequency limits<br>T4 DPLL lock ind<br>latch an indication<br>phase lost or not<br>For this bit to giv<br>T4 DPLL locked s | phase lock status<br>is not have the sar<br>as it does not sup<br>0 DPLL. It can onl<br>ocked.<br>that the T4 DPLL<br>4 DPLL phase loss<br>from four sources<br>re enabled by the<br>n for the T0 DPLL,<br>detector enabled by<br>the loss detector en-<br>loss indication fro<br>d by Reg. 73 Bit 6<br>eing at its minimu<br>enabled by Reg. 4<br>licator (at Reg. 09<br>on of phase lost fr<br>ctor such that whe<br>it locked) is set it s<br>t locked state (so l<br>e a correct curren<br>state, then the coa-<br>be temporarily dis | ne state machine<br>port all the<br>y report its state<br>is locked by<br>indicators, which<br>s. The four phase<br>same registers<br>as follows: the<br>by Reg. 73 Bit 7,<br>abled by Reg. 74<br>m no activity on<br>and phase loss<br>m or maximum<br>D Bit 7. For the<br>Bit 6) the bit will<br>om the coarse<br>n an indication of<br>stays in that<br>Reg. 09 Bit 6 =0).<br>t reading of the<br>arse phase loss | 0                                               | Value Description T4 DPLL not phase locked to reference source T4 DPLL phase locked to reference source. |                        |           |  |  |
|               | Reg. 74 Bit 7 = 0<br>read (Reg. 09 Bit<br>detector should I<br>Reg. 74 Bit 7 = 1                                                                                                                                                                                                                                                                                                                                            | )), then the T4 loc<br>t 6), then the coar<br>be re-enabled aga<br>I).                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ked bit can be<br>se phase loss<br>in (set                                                                                                                                                                                                                                                                                                                                                                           |                                                 |                                                                                                          |                        |           |  |  |
|               | it is always a cor<br>the coarse phase<br>at any time any co<br>coarse phase los<br>slips) then this ir<br>lock bit (Reg. 09<br>indicating that a<br>requirement that<br>disable/re-enabl                                                                                                                                                                                                                                   | dicating "locked" (<br>rect indication and<br>closs detector ena<br>cycle slips occur th<br>ss detector (which<br>nformation is latch<br>Bit 6) will go low a<br>problem has occu<br>t the coarse phase<br>e sequence is per<br>cked bit, in order                                                                                                                                                                                                                                                                                        | d no change to<br>able is required. If<br>hat trigger the<br>monitors cycle<br>hed so that the<br>and stay low,<br>irred. It is then a<br>loss detector's<br>formed during a<br>to get a current                                                                                                                                                                                                                     |                                                 |                                                                                                          |                        |           |  |  |

# ACS8530 SETS

DATASHEET

## ADVANCED COMMUNICATIONS

## Address (hex): 09 (cont...)

| Register Name | sts_operating                                                                                                                                |                                                                                                                                                     | Description                                                          | (RO) Current operating state of <b>Default Value</b> 0100 000<br>the device's internal state<br>machine. |                                                                                                                                                                            |       |       |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--|
| Bit 7         | Bit 6                                                                                                                                        | Bit 5                                                                                                                                               | Bit 4                                                                | Bit 3                                                                                                    | Bit 2                                                                                                                                                                      | Bit 1 | Bit O |  |
| SYNC2K_alarm  | T4_DPLL_Lock                                                                                                                                 | <i>TO_DPLL_freq_</i><br><i>soft_alarm</i>                                                                                                           | <i>T4_DPLL_freq_</i><br><i>soft_alarm</i>                            |                                                                                                          | _mode                                                                                                                                                                      |       |       |  |
| Bit No.       | Description                                                                                                                                  |                                                                                                                                                     |                                                                      | Bit Value                                                                                                | Value Descripti                                                                                                                                                            | on    |       |  |
| 5             | and "soft" alarm<br>extent to which i<br>limiting. The "soft<br>the DPLL trackin                                                             | coft_alarm<br>s a programmable<br>limit. The frequen<br>t will track a refere<br>ft" limit is the poin<br>g a reference will<br>he status of the "s | ncy limit is the<br>ence before<br>t beyond which<br>cause an alarm. | 0                                                                                                        | TO DPLL tracking its reference within the limits of<br>the programmed "soft" alarm.<br>TO DPLL tracking its reference beyond the limits<br>the programmed "soft" alarm.    |       |       |  |
| 4             | and "soft" alarm<br>extent to which i<br>limiting. The "sof<br>the DPLL trackin                                                              | coft_alarm<br>s a programmable<br>limit. The frequen<br>t will track a refere<br>ft" limit is the poin<br>g a reference will<br>he status of the "s | acy limit is the<br>ence before<br>t beyond which<br>cause an alarm. | 0                                                                                                        | T4 DPLL tracking its reference within the limits of<br>the programmed "soft" alarm.<br>T4 DPLL tracking its reference beyond the limits of<br>the programmed "soft" alarm. |       |       |  |
| 3             | Not used.                                                                                                                                    |                                                                                                                                                     |                                                                      | -                                                                                                        | -                                                                                                                                                                          |       |       |  |
| [2:0]         | 50] <i>TO_DPLL_operating_mode</i><br>This field is used to report the state of the internal<br>finite state machine controlling the TO DPLL. |                                                                                                                                                     |                                                                      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                     | Not used.<br>Free-run.<br>Holdover.<br>Not used.<br>Locked.<br>Pre-locked2.<br>Pre-locked.<br>Phase Lost.                                                                  |       |       |  |

**FINAL** 

ADVANCED COMMUNICATIONS

### Address (hex): OA

| Register Name | sts_priority_table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                | (RO) Bits [7:0] o<br>priority table.                                                                                         | of the validated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Default Value | 0000 0000 |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bit 5                                                                                                                                                                                                              | Bit 4                                                                                                                                                                                                                      | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit 1         | Bit O     |  |  |
|               | Highest priority vali                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | dated source                                                                                                                                                                                                       | 9                                                                                                                                                                                                                          | Currently selected source                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |           |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                    |                                                                                                                                                                                                                            | Bit Value                                                                                                                    | Value Descript                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ion           |           |  |  |
| [7:4]         | Highest priority validated source<br>Reports the input channel number of the highest<br>priority validated source.<br>NoteIf an input is valid and it does not appear in<br>this field when otherwise it might, then the input<br>may have been disallowed in Reg. 30 and Reg. 31<br>(cnfg_sts_remote_sources_valid).<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>(cnfg_registers_source_select) = 0 the highest<br>priority validated source for the T0 path is reported.<br>When this Bit 4 = 1 the highest priority validated<br>source for the T4 path is reported. |                                                                                                                                                                                                                    |                                                                                                                                                                                                                            | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1011<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | No valid source available.<br>Input 11 is the highest priority valid source.<br>Input 12 is the highest priority valid source.<br>Input 13 is the highest priority valid source.<br>Input 14 is the highest priority valid source.<br>Input 15 is the highest priority valid source.<br>Input 16 is the highest priority valid source.<br>Input 17 is the highest priority valid source.<br>Input 18 is the highest priority valid source.<br>Input 19 is the highest priority valid source.<br>Input 110 is the highest priority valid source.<br>Input 111 is the highest priority valid source.<br>Input 112 is the highest priority valid source.<br>Input 113 is the highest priority valid source.<br>Input 113 is the highest priority valid source.<br>Input 114 is the highest priority valid source.<br>Input 114 is the highest priority valid source.                                                                                                                                                          |               |           |  |  |
| [3:0]         | Currently selected so<br>Reports the input ch<br>selected source. Wh<br>is not necessarily the<br>validated source.<br>NoteIf an input is u<br>this field when other<br>may have been disa<br>(cnfg_sts_remote_so<br>*When Bit 4 (T4_TO<br>(cnfg_registers_source<br>selected source for t<br>When this Bit 4 = 1 t<br>the T4 path is report<br>a Non-revertive mod<br>same as the highest                                                                                                                                                                                       | annel numb<br>en in Non-re<br>e same as th<br>valid and it a<br>cwise it migh<br>llowed in Re<br>ources_valia<br>_select) of R<br>cce_select) =<br>the TO path i<br>he currently<br>ed. The T4 p<br>e so this will | vertive mode, this<br>the highest priority<br>loes not appear in<br>t, then the input<br>g. 30 and Reg. 31<br>).<br>eg. 4B<br>0 the currently<br>s reported.<br>selected source for<br>wath does not have<br>always be the | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Not used.<br>No source currently selected.<br>Input I1 is the currently selected source.<br>Input I2 is the currently selected source.<br>Input I3 is the currently selected source.<br>Input I4 is the currently selected source.<br>Input I5 is the currently selected source.<br>Input I6 is the currently selected source.<br>Input I7 is the currently selected source.<br>Input I8 is the currently selected source.<br>Input I9 is the currently selected source.<br>Input I10 is the currently selected source.<br>Input I10 is the currently selected source.<br>Input I11 is the currently selected source.<br>Input I11 is the currently selected source.<br>Input I12 is the currently selected source.<br>Input I13 is the currently selected source.<br>Input I14 is the currently selected source.<br>Input I13 is the currently selected source.<br>Input I14 is the currently selected source.<br>Input I14 is the currently selected source.<br>Input I14 is the currently selected source.<br>Not used. |               |           |  |  |

**FINAL** 

# ACS8530 SETS

## ADVANCED COMMUNICATIONS

## Address (hex): OB

| Register Name | sts_priority_table                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                              | Description                                                                                                                                                            | (RO) Bits [15:8]<br>priority table.                                                                                          | of the validated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000 0000                                                                                                                                                                                                                                                 |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                         | Bit 5                                                                                                                                                                                                                        | Bit 4                                                                                                                                                                  | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                           |  |  |
|               | 3 <sup>rd</sup> highest priority v                                                                                                                                                                                                                                                                                            | alidated sourc                                                                                                                                                                                                               | re                                                                                                                                                                     |                                                                                                                              | 2 <sup>nd</sup> highest prior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ity validated sour                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ce                                                                                                                                                                                                                                                        |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                              |                                                                                                                                                                        | Bit Value                                                                                                                    | Value Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                           |  |  |
| [7:4]         | 3 <sup>rd</sup> highest priority of<br>Reports the input ch<br>priority validated so<br>NoteIf an input is<br>this field when other<br>may have been disa<br>(cnfg_sts_remote_s<br>*When Bit 4 (T4_TC<br>(cnfg_registers_sou<br>priority validated so<br>When this Bit 4 = 1<br>the T4 path does not<br>priority validated so | annel number<br>urce.<br>valid and it do<br>wwise it might,<br>allowed in Reg<br>cources_valid).<br>0_select) of Re<br>urce_select) = 0<br>urce for the TO<br>the value will<br>ot maintain the                              | of the 3 <sup>rd</sup> highest<br><i>then the input</i><br><i>30 and Reg. 31</i><br>g. 4B<br>0 the 3 <sup>rd</sup> highest<br>0 path is reported.<br>always be zero as | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1011<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Less than 3 valid sources available.<br>Input I1 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I2 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I3 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I4 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I5 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I6 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I7 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I8 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I9 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I9 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I10 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I11 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I12 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I13 is the 3 <sup>rd</sup> highest priority valid source.<br>Input I14 is the 3 <sup>rd</sup> highest priority valid source.<br>Not used. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                           |  |  |
| [3:0]         | 2 <sup>nd</sup> highest priority<br>Reports the input ch<br>highest priority valic<br>NoteIf an input is<br>this field when other<br>may have been disa<br>(cnfg_sts_remote_s<br>*When Bit 4 (T4_TC<br>(cnfg_registers_sou<br>priority validated so<br>When this Bit 4 = 1 th<br>source for the T4 par                        | nannel numbe<br>lated source.<br><i>valid and it do</i><br><i>wise it might,</i><br>allowed in Reg<br><i>cources_valid).</i><br>0_select) of Re<br><i>urce_select</i> ) = 0<br>urce for the T(<br>the 2 <sup>nd</sup> highes | es not appear in<br>then the input<br>. 30 and Reg. 31<br>g. 4B<br>0 the 2 <sup>nd</sup> highest<br>0 path is reported.<br>t priority validated                        | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Input I1 is the 2<br>Input I2 is the 2<br>Input I3 is the 2<br>Input I3 is the 2<br>Input I5 is the 2<br>Input I5 is the 2<br>Input I6 is the 2<br>Input I7 is the 2<br>Input I8 is the 2<br>Input I9 is the 2<br>Input I9 is the 2<br>Input I10 is the<br>Input I11 is the<br>Input I12 is the<br>Input I13 is the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | d sources availab<br><sup>nd</sup> highest priority<br><sup>nd</sup> highest priori<br><sup>2nd</sup> highest priori<br><sup>2nd</sup> highest priori<br><sup>2nd</sup> highest priori<br><sup>2nd</sup> highest priori<br><sup>2nd</sup> highest priori<br><sup>2nd</sup> highest priori | valid source.<br>valid source.<br>valid source.<br>valid source.<br>valid source.<br>valid source.<br>valid source.<br>valid source.<br>valid source.<br>ty valid source.<br>ty valid source.<br>ty valid source.<br>ty valid source.<br>ty valid source. |  |  |

**FINAL** 

# ACS8530 SETS

DATASHEET

## ADVANCED COMMUNICATIONS

## Address (hex): OC

| Register Name | sts_current_DPLL_frequency<br>[7:0] |                                                              | Description           | (RO) Bits [7:0] of the current DPLL frequency. |                                     | Default Value | 0000 0000 |
|---------------|-------------------------------------|--------------------------------------------------------------|-----------------------|------------------------------------------------|-------------------------------------|---------------|-----------|
| Bit 7         | Bit 6                               | Bit 5                                                        | Bit 4                 | Bit 3                                          | Bit 2                               | Bit 1         | Bit O     |
|               |                                     |                                                              | Bits [7:0] of sts_cur | rent_DPLL_frequ                                | iency                               |               |           |
| Bit No.       | Description                         |                                                              |                       | Bit Value                                      | Value Descriptio                    | n             |           |
| [7:0]         | for the TO path is                  | _ <i>TO_select</i> ) of R<br>source_select) =<br>s reported. | , ,                   | -                                              | See register des<br>sts_current_DPL |               | eg. OD.   |

**FINAL** 

#### Address (hex): OD

| Register Name | sts_current_DPLi<br>[15:8]                                                                                      | L_frequency                                                                                                                 | Description                                     | (RO) Bits [15:8] of the current DPLL frequency. |                                                                                                                                                                                                                                                        | Default Value                                                                                                                                                                                                                                    | 0000 0000                                                                                                                                                                            |
|---------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 7         | Bit 6                                                                                                           | Bit 5                                                                                                                       | Bit 4                                           | Bit 3                                           | Bit 2                                                                                                                                                                                                                                                  | Bit 1                                                                                                                                                                                                                                            | Bit O                                                                                                                                                                                |
|               |                                                                                                                 |                                                                                                                             | sts_current_DPL                                 | L_frequency[15:                                 | 8]                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                  |                                                                                                                                                                                      |
| Bit No.       | Description                                                                                                     |                                                                                                                             |                                                 | Bit Value                                       | Value Descriptio                                                                                                                                                                                                                                       | 'n                                                                                                                                                                                                                                               |                                                                                                                                                                                      |
| [7:0]         | in Reg. OC and Re<br>frequency offset of<br>*When Bit 4 (74_<br>( <i>cnfg_registers_s</i><br>for the TO path is | register is combi<br>eg. 07 to represe<br>of the DPLL.<br><i>TO_select</i> ) of Re<br><i>cource_select</i> ) =<br>reported. | ned with the value<br>ent the current<br>eg. 4B | -                                               | respect to the cr<br>in Reg. 07, Reg.<br>concatenated. Th<br>signed integer. T<br>0.0003068 dec<br>with respect to th<br>crystal calibratio<br><i>cnfg_nominal_fr</i><br>value is actually<br>can be viewed a<br>rate of change is<br>bit 3 of Reg. 3B | ystal oscillator fre<br>OD and Reg. OC r<br>his value is a 2's<br>he value multipli-<br>will give the value<br>he XO frequency,<br>n that has been p<br><i>equency</i> , Reg. 30<br>the DPLL integra<br>s an average free<br>s related to the DI | complement<br>ed by<br>e in ppm offset<br>allowing for any<br>performed, via<br>c and 3D. The<br>l path value so it<br>uency, where the<br>PLL bandwidth. If<br>value will freeze if |

## ADVANCED COMMUNICATIONS

## Address (hex): OE

| Register Name | sts_sources_valid |                   | Description                                  | (RO) 8 least sig<br>sts_sources_va | gnificant bits of the<br>alid register.   | Default Value | 0000 0000 |
|---------------|-------------------|-------------------|----------------------------------------------|------------------------------------|-------------------------------------------|---------------|-----------|
| Bit 7         | Bit 6             | Bit 5             | Bit 4                                        | Bit 3                              | Bit 2                                     | Bit 1         | Bit O     |
| 18            | 17                | 16                | 15                                           | 14                                 | 13                                        | 12            | 11        |
| Bit No.       | Description       |                   |                                              | Bit Value                          | Value Descriptio                          | n             |           |
| 7             |                   | inding alarms, or | put is valid if either<br>it only has a soft | 0<br>1                             | Input 18 is invalio<br>Input 18 is valid. | 1.            |           |
| 6             | 17                |                   |                                              | 0                                  | Input 17 is invalid                       | d.            |           |
|               |                   | inding alarms, or | put is valid if either<br>it only has a soft | 1                                  | Input 17 is valid.                        |               |           |
| 5             |                   | inding alarms, or | put is valid if either<br>it only has a soft | 0<br>1                             | Input 16 is invalio<br>Input 16 is valid. | <b>1</b> .    |           |
| 4             |                   | inding alarms, or | put is valid if either<br>it only has a soft | 0<br>1                             | Input 15 is invalio<br>Input 15 is valid. | 1.            |           |
| 3             | 14                |                   |                                              | 0                                  | Input I4 is invalio                       | d.            |           |
|               |                   | inding alarms, or | put is valid if either<br>it only has a soft | 1                                  | Input I4 is valid.                        |               |           |
| 2             | 13                |                   |                                              | 0                                  | Input 13 is invalio                       | J.            |           |
|               | Bit indicating if | inding alarms, or | put is valid if either<br>it only has a soft | 1                                  | Input 13 is valid.                        |               |           |
| 1             | 12                |                   |                                              | 0                                  | Input I2 is invalio                       | d.            |           |
|               |                   | inding alarms, or | put is valid if either<br>it only has a soft | 1                                  | Input I2 is valid.                        |               |           |
| 0             | 11                |                   |                                              | 0                                  | Input I1 is invalio                       | J.            |           |
|               |                   | inding alarms, or | put is valid if either<br>it only has a soft | 1                                  | Input I1 is valid.                        |               |           |

**FINAL** 

### Address (hex): OF

| Register Name | sts_sources_valid                                                                                                                       |                   | Description                                  | (RO) 8 most sig<br>sts_sources_va | nificant bits of the<br>alid register. | Default Value | 0000 0000 |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------|-----------------------------------|----------------------------------------|---------------|-----------|
| Bit 7         | Bit 6                                                                                                                                   | Bit 5             | Bit 4                                        | Bit 3                             | Bit 2                                  | Bit 1         | Bit O     |
|               |                                                                                                                                         | 114               | 113                                          | 112                               | 111                                    | 110           | 19        |
| Bit No.       | Description                                                                                                                             |                   |                                              | Bit Value                         | Value Descriptio                       | n             |           |
| [7:6]         | Not used.                                                                                                                               |                   |                                              | -                                 | -                                      |               |           |
| 5             | 114                                                                                                                                     |                   |                                              | 0                                 | Input I14 is inval                     |               |           |
|               | Bit indicating if I<br>either it has no o<br>soft frequency al                                                                          | outstanding alarr | nput is valid if<br>ns, or it only has a     | 1                                 | Input I14 is valid                     |               |           |
| 4             | 113                                                                                                                                     |                   |                                              | 0                                 | Input I13 is inval                     | id.           |           |
|               | Bit indicating if I<br>either it has no o<br>soft frequency al                                                                          | outstanding alarr | nput is valid if<br>ns, or it only has a     | 1                                 | Input I13 is valid                     |               |           |
| 3             | <i>I12</i>                                                                                                                              |                   |                                              | 0                                 | Input I12 is inval                     | id.           |           |
|               | Bit indicating if I<br>either it has no o<br>soft frequency al                                                                          | outstanding alarr | nput is valid if<br>ns, or it only has a     | 1                                 | Input I12 is valid                     |               |           |
| 2             | 111                                                                                                                                     |                   |                                              | 0                                 | Input I11 is inval                     | id.           |           |
|               | Bit indicating if I<br>either it has no o<br>soft frequency al                                                                          | outstanding alarr | nput is valid if<br>ns, or it only has a     | 1                                 | Input I11 is valid                     |               |           |
| 1             | 110                                                                                                                                     |                   |                                              | 0                                 | Input I10 is inval                     | id.           |           |
|               | Bit indicating if 110 is valid. The input is valid if<br>either it has no outstanding alarms, or it only has a<br>soft frequency alarm. |                   |                                              | 1                                 | Input I10 is valid                     |               |           |
| 0             | 19                                                                                                                                      |                   |                                              | 0                                 | Input 19 is invalio                    | Ι.            |           |
|               | Bit indicating if I<br>it has no outstan<br>frequency alarm.                                                                            | iding alarms, or  | out is valid if either<br>it only has a soft | 1                                 | Input 19 is valid.                     |               |           |

**FINAL** 

# ACS8530 SETS



### Address (hex): 10

| Register Name | sts_reference_sources<br>Input pairs (1 & 2)                                                                                     |                     | Description       | (RO except for<br>Reports any ala<br>inputs. | test when R/W)<br>arms active on                                                                                          | Default Value                                  | 0110 0110 |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------|--|
| Bit 7         | Bit 6                                                                                                                            | Bit 5               | Bit 4             | Bit 3                                        | Bit 2                                                                                                                     | Bit 1                                          | Bit O     |  |
|               | Address 10: Sta                                                                                                                  | atus of I2 Input    |                   |                                              | Address 10:                                                                                                               | Status of I1 Input                             |           |  |
|               | Address 11: Sta                                                                                                                  | atus of I4 Input    |                   |                                              | Address 11:                                                                                                               | Status of 13 Input                             |           |  |
|               | Address 12: Sta                                                                                                                  |                     |                   |                                              |                                                                                                                           | Status of I5 Input                             |           |  |
|               | Address 13: Sta                                                                                                                  |                     |                   |                                              |                                                                                                                           | Status of 17 Input                             |           |  |
|               | Address 14: Sta                                                                                                                  |                     |                   |                                              |                                                                                                                           | Status of 19 Input                             |           |  |
|               | Address 15: Sta                                                                                                                  |                     |                   |                                              |                                                                                                                           | Status of I11 Input                            |           |  |
|               | Address 16: Sta                                                                                                                  | otus of 114 Input   |                   |                                              | Address 16: S                                                                                                             | Status of 113 Input                            |           |  |
| Bit No.       | Description                                                                                                                      |                     |                   | Bit Value                                    | Value Descript                                                                                                            | ion                                            |           |  |
| 7&3           | Out of Band Aları                                                                                                                | m (soft)            |                   | 0                                            | No alarm.                                                                                                                 |                                                |           |  |
|               |                                                                                                                                  | alarm bit for input | . A "soft" alarm  | 1                                            | Alarm armed. Alarm thresholds (range) set by<br>Reg. 49, or by Reg. 4A, Bits [7:4] if the input is<br>currently selected. |                                                |           |  |
| 6&2           | Out of Band Alari                                                                                                                | m (hard)            |                   | 0                                            | No alarm.                                                                                                                 |                                                |           |  |
|               | Hard out of band will invalidate an                                                                                              | alarm bit for inpu  | t. A "hard" alarm | 1                                            |                                                                                                                           | Alarm thresholds se<br>J. 4A Bits [3:0] if the |           |  |
| 5 & 1         | Input Activity Alar                                                                                                              | rm                  |                   | 0                                            | No alarm.                                                                                                                 |                                                |           |  |
|               | Alarm indication f                                                                                                               |                     | nonitors.         | 1                                            | Input has an a                                                                                                            | ctive no activity ala                          | rm.       |  |
| 4 & 0         | Phase Lock Alarn                                                                                                                 | -                   |                   | 0                                            | No alarm.                                                                                                                 |                                                |           |  |
|               | If the DPLL can not indicate that it is phase locked<br>onto the current source within 100 seconds this<br>alarm will be raised. |                     |                   | 1                                            | Phase lock ala                                                                                                            | rm.                                            |           |  |

**FINAL** 

| Address (hex): 11 | As Reg. 10, but for <i>sts_reference_sources</i> , Input pairs | (3 & 4)   |
|-------------------|----------------------------------------------------------------|-----------|
| Address (hex): 12 | As Reg. 10, but for <i>sts_reference_sources</i> , Input pairs | (5 & 6)   |
| Address (hex): 13 | As Reg. 10, but for <i>sts_reference_sources</i> , Input pairs | (7 & 8)   |
| Address (hex): 14 | As Reg. 10, but for <i>sts_reference_sources</i> , Input pairs | (9 & 10)  |
| Address (hex): 15 | As Reg. 10, but for <i>sts_reference_sources</i> , Input pairs | (11 & 12) |
| Address (hex): 16 | As Reg. 10, but for <i>sts_reference_sources,</i> Input pairs  | (13 & 14) |



DATASHEET

## ADVANCED COMMUNICATIONS

### Address (hex): 18

| Register Name | cnfg_ref_selectio<br>(1 & 2)                                                                                                                                                                                                                                                                                                                                                                                 | on_priority     | Description | (R/W) Configures the relative<br>priority of input sources I1 and I2.Default Value(T0)*001<br>(T4)* |                                                                             |       |       |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5           | Bit 4       | Bit 3                                                                                               | Bit 2                                                                       | Bit 1 | Bit O |  |  |
|               | cnfg_ref_selec                                                                                                                                                                                                                                                                                                                                                                                               | tion_priority_2 |             | cnfg_ref_selection_priority_1                                                                       |                                                                             |       |       |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                  |                 |             | Bit Value                                                                                           | Value Description                                                           |       |       |  |  |
| [7:4]         | <i>cnfg_ref_selection_priority_2</i><br>This 4-bit value represents the relative priority of<br>input I2. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111                                                                                   | Input I2 unavailable for automatic selection.<br>1 Input I2 priority value. |       |       |  |  |
| [3:0]         | <i>cnfg_ref_selection_priority_1</i><br>This 4-bit value represents the relative priority of<br>input I1. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111                                                                                   | Input I1 unavailable for automatic selection.<br>I Input I1 priority value. |       |       |  |  |

**FINAL** 

### Address (hex): 19

| Register Name | cnfg_ref_selection<br>(3 & 4)                                       | on_priority                                                                                                                    | Description                    | (R/W) Configure<br>priority of input | es the relative sources I3 and I4.         | Default Value           (T0)*         0101 01           (T4)*         0000 00 |           |  |
|---------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------|-----------|--|
| Bit 7         | Bit 6                                                               | Bit 5                                                                                                                          | Bit 4                          | Bit 3                                | Bit 2                                      | Bit 1                                                                         | Bit O     |  |
|               | cnfg_ref_seled                                                      | ction_priority_4                                                                                                               |                                |                                      | cnfg_ref_select                            | tion_priority_3                                                               |           |  |
| Bit No.       | Description                                                         |                                                                                                                                |                                | Bit Value                            | Value Description                          | 1                                                                             |           |  |
| [7:4]         | input I4. The sma<br>priority; zero disa<br>*When Bit 4 ( <i>T4</i> | represents the re<br>aller the numbe<br>ables the input.<br>_ <i>TO_select</i> ) of R<br><i>source_select</i> ) =<br>nfigured. | eg. 4B<br>• 0 the priority for | 0000<br>0001-1111                    | Input 14 unavailab<br>Input 14 priority va | ole for automatic se<br>alue.                                                 | election. |  |



DATASHEET

## ADVANCED COMMUNICATIONS

## Address (hex): 19 (cont...)

| Register Name                 | cnfg_ref_selection_priority<br>(3 & 4)                                                                                                                                                                                                                                                                                                                                                                       |       | Description | (R/W) Configures the relative priority of input sources I3 and I4. |                                          | Default Value           (T0)*         0101 0100           (T4)*         0000 0000 |            |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|--------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------|------------|--|
| Bit 7                         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5 | Bit 4       | Bit 3                                                              | Bit 2                                    | Bit 1                                                                             | Bit O      |  |
| cnfg_ref_selection_priority_4 |                                                                                                                                                                                                                                                                                                                                                                                                              |       |             | cnfg_ref_selection_priority_3                                      |                                          |                                                                                   |            |  |
| Bit No.                       | Description                                                                                                                                                                                                                                                                                                                                                                                                  |       |             | Bit Value                                                          | Value Descriptio                         | n                                                                                 |            |  |
| [3:0]                         | <i>cnfg_ref_selection_priority_3</i><br>This 4-bit value represents the relative priority of<br>input I3. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |       |             | 0000<br>0001-1111                                                  | Input 13 unavaila<br>Input 13 priority v | ble for automatic<br>value.                                                       | selection. |  |

**FINAL** 

#### Address (hex): 1A

| Register Name<br>Bit 7 | cnfg_ref_selection_priority<br>(5 & 6)                                                                                                                                                                                                                                                                                                                                                                       |                 | Description | (R/W) Configures the relative priority of input sources I5 and I6. |                                                                           | Default Value<br>(T0)* 0111 0110<br>(T4)* 0111 0110 |       |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|--------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|-------|--|--|
|                        | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5           | Bit 4       | Bit 3                                                              | Bit 2                                                                     | Bit 1                                               | Bit O |  |  |
|                        | cnfg_ref_select                                                                                                                                                                                                                                                                                                                                                                                              | tion_priority_6 |             | cnfg_ref_selection_priority_5                                      |                                                                           |                                                     |       |  |  |
| Bit No.                | Description                                                                                                                                                                                                                                                                                                                                                                                                  |                 |             | Bit Value                                                          | Value Description                                                         | n                                                   |       |  |  |
| [7:4]                  | <i>cnfg_ref_selection_priority_6</i><br>This 4-bit value represents the relative priority of<br>input I6. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111                                                  | Input I6 unavailable for automatic selection.<br>Input I6 priority value. |                                                     |       |  |  |
| [3:0]                  | <i>cnfg_ref_selection_priority_5</i><br>This 4-bit value represents the relative priority of<br>input I5. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111                                                  | Input I5 unavailable for automatic selection.<br>Input I5 priority value. |                                                     |       |  |  |

## ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 1B

| Register Name | cnfg_ref_selectio<br>(7 & 8)                                                                                                                                                                                                                                                                                                                                                                                 | on_priority     | Description |                               |                                                                                                    |       | 1001 1000<br>1001 1000 |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-------------------------------|----------------------------------------------------------------------------------------------------|-------|------------------------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5           | Bit 4       | Bit 3                         | Bit 2                                                                                              | Bit 1 | Bit O                  |  |  |
|               | cnfg_ref_selec                                                                                                                                                                                                                                                                                                                                                                                               | tion_priority_8 |             | cnfg_ref_selection_priority_7 |                                                                                                    |       |                        |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                  |                 |             | Bit Value                     | Value Description                                                                                  |       |                        |  |  |
| [7:4]         | <i>cnfg_ref_selection_priority_8</i><br>This 4-bit value represents the relative priority of<br>input I8. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111             | Input I8 unavailable for automatic selection.<br>Input I8 priority value.                          |       |                        |  |  |
| [3:0]         | <i>cnfg_ref_selection_priority_7</i><br>This 4-bit value represents the relative priority of<br>input I7. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                 |             | 0000<br>0001-1111             | <ul><li>Input I7 unavailable for automatic selection.</li><li>1 Input I7 priority value.</li></ul> |       |                        |  |  |

**FINAL** 

| Register Name | cnfg_ref_selection_priority <b>Description</b><br>(9 & 10)                                                             |                                                                                                                              |                                                                                                     | (R/W) Configure<br>priority of input<br>I10. |                                     | <b>Default Value</b><br>(TO)* 1011 1010<br>(T4)* 1011 1010 |            |  |
|---------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------|------------------------------------------------------------|------------|--|
| Bit 7         | Bit 6                                                                                                                  | Bit 5                                                                                                                        | Bit 4                                                                                               | Bit 3                                        | Bit 2                               | Bit 1                                                      | Bit O      |  |
|               | cnfg_ref_selec                                                                                                         | ction_priority_10                                                                                                            | )                                                                                                   |                                              | cnfg_ref_sel                        | ection_priority_9                                          |            |  |
| Bit No.       | Description                                                                                                            |                                                                                                                              |                                                                                                     | Bit Value                                    | Value Descripti                     | ion                                                        |            |  |
| [7:4]         | input I10. The sr<br>priority; zero disa<br>*When Bit 4 ( <i>T4</i> ,<br>( <i>cnfg_registers_</i><br>the T0 path is co | represents the r<br>maller the numb<br>ables the input.<br>_ <i>TO_select</i> ) of F<br><i>source_select</i> )<br>onfigured. | elative priority of<br>ber, the higher the<br>Reg. 4B<br>= 0 the priority for<br>for the T4 path is | 0000<br>0001-1111                            | Input I10 unava<br>Input I10 priori | ailable for automatic<br>ty value.                         | selection. |  |



DATASHEET

## ADVANCED COMMUNICATIONS Address (hex): 1C (cont...)

| Register Name                  | cnfg_ref_selection_priority<br>(9 & 10)                                                                                                                                                                                                                                                                                                                                                                      |       | Description | (R/W) Configures the relative priority of input sources I9 and I10. |                 | <b>Default Value</b><br>(TO)* 1011 1010<br>(T4)* 1011 1010 |       |  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|---------------------------------------------------------------------|-----------------|------------------------------------------------------------|-------|--|
| Bit 7                          | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                        | Bit 5 | Bit 4       | Bit 3                                                               | Bit 2           | Bit 1                                                      | Bit O |  |
| cnfg_ref_selection_priority_10 |                                                                                                                                                                                                                                                                                                                                                                                                              |       |             | cnfg_ref_selection_priority_9                                       |                 |                                                            |       |  |
| Bit No.                        | Description                                                                                                                                                                                                                                                                                                                                                                                                  |       |             | Bit Value                                                           | Value Descripti | ion                                                        |       |  |
| [3:0]                          | <i>cnfg_ref_selection_priority_9</i><br>This 4-bit value represents the relative priority of<br>input I9. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |       |             | 0000<br>0001-1111                                                   |                 |                                                            |       |  |

**FINAL** 

| Register Name | cnfg_ref_selection_priority <b>Descript</b><br>(11 & 12)                                                             |                                                                                                                                 |                                                                                                    | (R/W) Configure<br>priority of input<br>I12. | es the relative sources I11 and      | <b>Default Value</b><br>(T0)* 1101 11<br>(T4)* 0000 00 |            |  |
|---------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------|--------------------------------------------------------|------------|--|
| Bit 7         | Bit 6                                                                                                                | Bit 5                                                                                                                           | Bit 4                                                                                              | Bit 3                                        | Bit 2                                | Bit 1                                                  | Bit O      |  |
|               | cnfg_ref_selec                                                                                                       | ction_priority_12                                                                                                               | 2                                                                                                  |                                              | cnfg_ref_sele                        | ction_priority_11                                      |            |  |
| Bit No.       | Description                                                                                                          |                                                                                                                                 |                                                                                                    | Bit Value                                    | Value Description                    | on                                                     |            |  |
| [7:4]         | input I12. The sr<br>priority; zero disa<br>*When Bit 4 ( <i>T4</i><br>( <i>cnfg_registers_</i><br>the T0 path is co | represents the r<br>maller the numb<br>ables the input.<br>!_ <i>TO_select</i> ) of F<br><i>source_select</i> ) =<br>onfigured. | elative priority of<br>per, the higher the<br>Reg. 4B<br>= 0 the priority for<br>or the T4 path is | 0000<br>0001-1111                            | Input I12 unava<br>Input I12 priorit | iilable for automatic<br>y value.                      | selection. |  |



|               | D COMMUNI<br>1D (cont                                                                                                                                    | -                                                                                                                                                                                                                               | FIN                                                                                                                                                      | IAL               |                                                                      | [                               | DATASHE                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------|---------------------------------|------------------------|
| Register Name | •                                                                                                                                                        | •                                                                                                                                                                                                                               | Description                                                                                                                                              |                   | (R/W) Configures the relative priority of input sources I11 and I12. |                                 | 1101 1100<br>0000 0000 |
| Bit 7         | Bit 6                                                                                                                                                    | Bit 5                                                                                                                                                                                                                           | Bit 4                                                                                                                                                    | Bit 3             | Bit 2                                                                | Bit 1                           | Bit O                  |
|               | cnfg_ref_select                                                                                                                                          | tion_priority_12                                                                                                                                                                                                                | 2                                                                                                                                                        |                   | cnfg_ref_seled                                                       | ction_priority_11               |                        |
| Bit No.       | Description                                                                                                                                              |                                                                                                                                                                                                                                 |                                                                                                                                                          | Bit Value         | Value Description                                                    | on                              |                        |
| [3:0]         | priority; zero disa<br>*The priority of ir<br>the MASTSLVB pi<br>(master) at powe<br>12. If MASTSLVB<br>the priority will de<br>*When Bit 4 ( <i>T4_</i> | epresents the r<br>naller the numb<br>bles the input.<br>nput I11 depen<br>n at power-up. I<br>r-up, then the p<br>is <i>Low</i> (slave) a<br>efault to 1.<br><i>_TO_select</i> ) of F<br><i>source_select</i> ) =<br>nfigured. | er, the higher the<br>ds on the value of<br>f MASTSLVB is <i>High</i><br>riority will default to<br>at power-up, then<br>Reg. 4B<br>= 0 the priority for | 0000<br>0001-1111 | Input I11 unava<br>Input I11 priorit                                 | ilable for automati<br>y value. | c selection.           |

| Register Name | cnfg_ref_selecti<br>(13 & 14)                                                                                                                                                                                                                                                                                                                                                                                  | ion_priority      | Description | (R/W) Configure<br>priority of input<br>I14. | es the relative sources I13 and      | ( - )                            |            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|----------------------------------------------|--------------------------------------|----------------------------------|------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                          | Bit 5             | Bit 4       | Bit 3                                        | Bit 2                                | Bit 1                            | Bit O      |
|               | cnfg_ref_seled                                                                                                                                                                                                                                                                                                                                                                                                 | ction_priority_14 | 4           |                                              | cnfg_ref_sele                        | ction_priority_13                |            |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                    |                   |             | Bit Value                                    | Value Description                    | on                               |            |
| [7:4]         | <i>cnfg_ref_selection_priority_14</i><br>This 4-bit value represents the relative priority of<br>input 114. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |                   |             | 0000<br>0001-1111                            | Input I14 unava<br>Input I14 priorit | ilable for automatic<br>y value. | selection. |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 1E (cont...)

| Register Name                  | <i>cnfg_ref_selection_priority</i> <b>Description</b> (13 & 14)                                                                                                                                                                                                                                                                                                                                                |       |       | (R/W) Configure<br>priority of input<br>I14. | es the relative sources I13 and      | Default Value<br>(T0)* 1111 1110<br>(T4)* 0000 0000 |            |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------------------------------------------|--------------------------------------|-----------------------------------------------------|------------|--|
| Bit 7                          | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                          | Bit 5 | Bit 4 | Bit 3                                        | Bit 2                                | Bit 1                                               | Bit O      |  |
| cnfg_ref_selection_priority_14 |                                                                                                                                                                                                                                                                                                                                                                                                                |       |       | cnfg_ref_selection_priority_13               |                                      |                                                     |            |  |
| Bit No.                        | Description                                                                                                                                                                                                                                                                                                                                                                                                    |       |       | Bit Value                                    | Value Description                    | on                                                  |            |  |
| [3:0]                          | <i>cnfg_ref_selection_priority_13</i><br>This 4-bit value represents the relative priority of<br>input 113. The smaller the number, the higher the<br>priority; zero disables the input.<br>*When Bit 4 ( <i>T4_T0_select</i> ) of Reg. 4B<br>( <i>cnfg_registers_source_select</i> ) = 0 the priority for<br>the T0 path is configured.<br>When this Bit 4 = 1 the priority for the T4 path is<br>configured. |       |       | 0000<br>0001-1111                            | Input I13 unava<br>Input I13 priorit | ilable for automatic<br>y value.                    | selection. |  |

**FINAL** 

| Register Name           | <i>cnfg_ref_source_frequency</i> <b>Description</b><br>_1   |                   |                | (R/W) Configuration of the frequency and input monitoring for input I1. |                                                                 | Default Value | 0000 0000 |  |  |
|-------------------------|-------------------------------------------------------------|-------------------|----------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|---------------|-----------|--|--|
| Bit 7                   | Bit 6                                                       | Bit 5             | Bit 4          | Bit 3                                                                   | Bit 2                                                           | Bit 1         | Bit O     |  |  |
| Set to zero bucket_id_1 |                                                             |                   |                | Set                                                                     | to zero                                                         |               |           |  |  |
| Bit No.                 | Description                                                 |                   |                | Bit Value                                                               | Value Description                                               | on            |           |  |  |
| [7:6]                   | Set to zero                                                 |                   |                | 00                                                                      | Set to zero                                                     |               |           |  |  |
| [5:4]                   | <i>bucket_id_1</i><br>Every input has it                    | ts own Leaky Bu   | ucket used for | 00                                                                      | Input I1 activity monitor uses Leaky Bucket<br>Configuration 0. |               |           |  |  |
|                         | activity monitorin                                          | ig. There are for |                | 01                                                                      | Input I1 activity monitor uses Leaky Bucket<br>Configuration 1. |               |           |  |  |
|                         | to Reg. 5F. This 2-bit field selects the used for input I1. |                   |                | 10                                                                      | Input 11 activity monitor uses Leaky Bucket<br>Configuration 2. |               |           |  |  |
|                         | ·                                                           |                   |                | 11                                                                      | Input I1 activity monitor uses Leaky Bucket Configuration 3.    |               |           |  |  |
| [3:0]                   | Set to zero                                                 |                   |                | 0000                                                                    | 8 kHz only                                                      |               |           |  |  |

### ADVANCED COMMUNICATIONS

### Address (hex): 21

| Register Name           | <i>cnfg_ref_source_frequency</i> <b>Description</b> |                    | Description                                                                        | (R/W) Configur<br>frequency and<br>for input I2. | ation of the<br>input monitoring                                | Default Value    | 0000 0000 |  |
|-------------------------|-----------------------------------------------------|--------------------|------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------|------------------|-----------|--|
| Bit 7                   | Bit 6                                               | Bit 5              | Bit 4                                                                              | Bit 3                                            | Bit 2                                                           | Bit 1            | Bit O     |  |
| Set to zero bucket_id_2 |                                                     |                    |                                                                                    | Set                                              | to zero                                                         |                  |           |  |
| Bit No.                 | Description                                         |                    |                                                                                    | Bit Value                                        | Value Description                                               | on               |           |  |
| [7:6]                   | Set to zero                                         |                    |                                                                                    | 00                                               | Set to zero                                                     |                  |           |  |
| [5:4]                   | <i>bucket_id_2</i><br>Every input has it            | ts own Leaky Bi    | ucket used for                                                                     | 00                                               | Input I2 activity monitor uses Leaky Bucket<br>Configuration 0. |                  |           |  |
|                         | activity monitorin                                  | ng. There are for  |                                                                                    | 01                                               | Input I2 activity monitor uses Leaky Bucket<br>Configuration 1. |                  |           |  |
|                         |                                                     | 2-bit field select | selects the configuration 10 Input I2 activity monitor uses Le<br>Configuration 2. |                                                  |                                                                 | monitor uses Lea | ky Bucket |  |
|                         |                                                     |                    |                                                                                    | 11                                               | Input I2 activity monitor uses Leaky Bucket Configuration 3.    |                  |           |  |
| [3:0]                   | Set to zero                                         |                    |                                                                                    | 0000                                             | 8 kHz only                                                      |                  |           |  |

**FINAL** 

#### Address (hex): 22

#### Use $\langle n \rangle = 3$

| Register Name | _ <n>, where for Reg 22, <n>=</n></n>                                                                                                                                                                                                                                                                                |  |       | (R/W) Configuration of the frequency and input monitoring for input I <n>.</n> |                                                                                                           | Default Value                                | 0000 0000 |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------|--|
| Bit 7         | Bit 6 Bit 5                                                                                                                                                                                                                                                                                                          |  | Bit 4 | Bit 3                                                                          | Bit 2                                                                                                     | Bit 1                                        | Bit O     |  |
| divn_ <n></n> | lock8k_ <n> bucket_id_<n></n></n>                                                                                                                                                                                                                                                                                    |  |       |                                                                                | reference_sour                                                                                            | ce_frequency_ <n:< td=""><td>&gt;</td></n:<> | >         |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                          |  |       | Bit Value                                                                      | Value Descripti                                                                                           | on                                           |           |  |
| 7             | <i>divn_<n></n></i><br>This bit selects whether or not input I <n> is divided<br/>in the programmable pre-divider prior to being input<br/>to the DPLL and frequency monitor- see Reg. 46<br/>and Reg. 47 (<i>cnfg_freq_divn</i>).</n>                                                                               |  |       | 0<br>1                                                                         | Input I <n> fed directly to DPLL and monitor.<br/>Input I<n> fed to DPLL and monitor via pre-divi</n></n> |                                              |           |  |
| 6             | <i>lock8k_<n></n></i><br>This bit selects whether or not input I <n> is divided<br/>in the preset pre-divider prior to being input to the<br/>DPLL. This results in the DPLL locking to the<br/>reference after it has been divided to 8 kHz. This bit<br/>is ignored when <i>divn_<n></n></i> is set (bit = 1).</n> |  |       | 0<br>1                                                                         | Input I <n> fed directly to DPLL.<br/>Input I<n> fed to DPLL via preset pre-divide</n></n>                |                                              |           |  |

Address (hex): 22 (cont...)

### ADVANCED COMMUNICATIONS

FINAL

| Use <n></n> | = 3 |
|-------------|-----|

| Register Name | cnfg_ref_source_frequency Descripti<br>_ <n>, where for Reg 22, <n>=<br/>3</n></n>                                                                                                                   |                      | Description       | (R/W) Configuration of the frequency and input monitoring for input I <n>.</n> |                                                                                   | Default Value       | 0000 0000   |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-------------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                | Bit 5                | Bit 4             | Bit 3                                                                          | Bit 2                                                                             | Bit 1               | Bit O       |  |  |
| divn_ <n></n> | lock8k_ <n></n>                                                                                                                                                                                      | bucke                | et_id_ <n></n>    | reference_source_frequency_ <n></n>                                            |                                                                                   |                     |             |  |  |
| Bit No.       | Description                                                                                                                                                                                          |                      |                   | Bit Value                                                                      |                                                                                   |                     |             |  |  |
| [5:4]         | <i>bucket_id_<n></n></i><br>Every input has it                                                                                                                                                       | s own Leaky Buc      | cket used for     | 00                                                                             | Input I <n> activity monitor uses Leaky Bucke<br/>Configuration 0.</n>            |                     |             |  |  |
|               | activity monitoring. There are four possible<br>configurations for each Leaky Bucket- see Reg. 50                                                                                                    |                      |                   |                                                                                | Input I <n> activity monitor uses Leaky Bucket<br/>Configuration 1.</n>           |                     |             |  |  |
|               | to Reg. 5F. This 2<br>used for input I <r< td=""><td></td><td>the configuration</td><td>10</td><td>Input I<n> activ<br/>Configuration 2</n></td><td>ity monitor uses L</td><td>eaky Bucket</td></r<> |                      | the configuration | 10                                                                             | Input I <n> activ<br/>Configuration 2</n>                                         | ity monitor uses L  | eaky Bucket |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 11                                                                             |                                                                                   | rity monitor uses L | eaky Bucket |  |  |
| [3:0]         | reference_source                                                                                                                                                                                     | e_frequency_ <n></n> | >                 | 0000                                                                           | 8 kHz.                                                                            |                     |             |  |  |
|               | Programs the free connected to input                                                                                                                                                                 |                      |                   | 0001                                                                           | 1544/2048 kHz (dependent on Bit 2 ( <i>ip_sonsdi</i><br>in Reg. 34).<br>6.48 MHz. |                     |             |  |  |
|               | this value should                                                                                                                                                                                    |                      |                   | 0010                                                                           |                                                                                   |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      | . ,               | 0011                                                                           | 19.44 MHz.                                                                        |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 0100                                                                           | 25.92 MHz.                                                                        |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 0101                                                                           | 38.88 MHz.                                                                        |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 0110                                                                           | 51.84 MHz.                                                                        |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 0111                                                                           | 77.76 MHz.                                                                        |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 1000                                                                           | 155.52 MHz.                                                                       |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 1001<br>1010                                                                   | 2 kHz.                                                                            |                     |             |  |  |
|               |                                                                                                                                                                                                      |                      |                   | 1011-1111                                                                      | 4 kHz.<br>Not used.                                                               |                     |             |  |  |

| Address (hex): 23 | cnfg_ref_source_frequency_4  | Use description for Reg. 22, but use $\langle n \rangle =$ | 4  | Default = 0000 0000 |
|-------------------|------------------------------|------------------------------------------------------------|----|---------------------|
| Address (hex): 24 | cnfg_ref_source_frequency_5  | Use description for Reg. 22, but use $\langle n \rangle =$ | 5  | Default = 0000 0011 |
| Address (hex): 25 | cnfg_ref_source_frequency_6  | Use description for Reg. 22, but use $\langle n \rangle =$ | 6  | Default = 0000 0011 |
| Address (hex): 26 | cnfg_ref_source_frequency_7  | Use description for Reg. 22, but use $\langle n \rangle =$ | 7  | Default = 0000 0011 |
| Address (hex): 27 | cnfg_ref_source_frequency_8  | Use description for Reg. 22, but use $\langle n \rangle =$ | 8  | Default = 0000 0011 |
| Address (hex): 28 | cnfg_ref_source_frequency_9  | Use description for Reg. 22, but use $\langle n \rangle =$ | 9  | Default = 0000 0011 |
| Address (hex): 29 | cnfg_ref_source_frequency_10 | Use description for Reg. 22, but use $\langle n \rangle =$ | 10 | Default = 0000 0011 |
| Address (hex): 2A | cnfg_ref_source_frequency_11 | Use description for Reg. 22, but use $\langle n \rangle =$ | 11 | Default = 0000 0011 |
| Address (hex): 2B | cnfg_ref_source_frequency_12 | Use description for Reg. 22, but use $\langle n \rangle =$ | 12 | Default = 0000 0001 |
| Address (hex): 2C | cnfg_ref_source_frequency_13 | Use description for Reg. 22, but use $\langle n \rangle =$ | 13 | Default = 0000 0001 |
| Address (hex): 2D | cnfg_ref_source_frequency_14 | Use description for Reg. 22, but use $\langle n \rangle =$ | 14 | Default = 0000 0001 |

## ACS8530 SETS

DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 30

| Register Name | cnfg_sts_remote      | e_sources_valid                          | Description                                            |           | egister. A register<br>e sources that are<br>her device in a    | Default Value | 1111 1111 |
|---------------|----------------------|------------------------------------------|--------------------------------------------------------|-----------|-----------------------------------------------------------------|---------------|-----------|
| Bit 7         | Bit 6                | Bit 5                                    | Bit 4                                                  | Bit 3     | Bit 2                                                           | Bit 1         | Bit O     |
| 18            | 17                   | 16                                       | 15                                                     | 14        | 13                                                              | 12            | 11        |
| Bit No.       | Description          |                                          |                                                        | Bit Value | Value Descripti                                                 | on            |           |
| 7             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input 18 is valid,<br>nd OB | 0<br>1    | Locking to inpu<br>Locking to inpu                              |               |           |
| 6             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input 17 is valid,<br>nd OB | 0<br>1    | Locking to input I7 disallowed.<br>Locking to input I7 allowed. |               |           |
| 5             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input I6 is valid,<br>nd OB | 0<br>1    | Locking to input I6 disallowed.<br>Locking to input I6 allowed. |               |           |
| 4             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input I5 is valid,<br>nd OB | 0<br>1    | Locking to inpu<br>Locking to inpu                              |               |           |
| 3             | If this bit is not s | et, then even if th<br>pear in Reg. OA a |                                                        | 0<br>1    | Locking to inpu<br>Locking to inpu                              |               |           |
| 2             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input 13 is valid,<br>nd OB | 0<br>1    | Locking to inpu<br>Locking to inpu                              |               |           |
| 1             | If this bit is not s | et, then even if th<br>pear in Reg. OA a | ered for locking to.<br>is input I2 is valid,<br>nd OB | 0<br>1    | Locking to inpu<br>Locking to inpu                              |               |           |

**FINAL** 

### ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 30 (cont...)

| Register Name | cnfg_sts_remo      | ote_sources_valid                                                              | Description           |           | egister. A register<br>e sources that are<br>her device in a | Default Value  | 1111 1111 |
|---------------|--------------------|--------------------------------------------------------------------------------|-----------------------|-----------|--------------------------------------------------------------|----------------|-----------|
| Bit 7         | Bit 6              | Bit 5                                                                          | Bit 4                 | Bit 3     | Bit 2                                                        | Bit 1          | Bit O     |
| 18            | 17                 | 16                                                                             | 15                    | 14        | 13                                                           | 12             | 11        |
| Bit No.       | Description        |                                                                                |                       | Bit Value | Value Description                                            | on             |           |
| 0             | 11                 |                                                                                |                       | 0         | Locking to input                                             | 11 disallowed. |           |
|               | If this bit is not | put I1 to be conside<br>set, then even if th<br>appear in Reg. OA ar<br>able). | is input I1 is valid, | 1         | Locking to input                                             |                |           |

**FINAL** 

| Register Name | cnfg_sts_remo      | ote_sources_valid                                                                   | Description          | (R/W) Bits [13:8] of the remote<br>sources valid register. A register<br>used to disable source that are<br>invalid in another device in a<br>redundancy pair. |                                                                   |       | 0011 1111 |  |
|---------------|--------------------|-------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-----------|--|
| Bit 7         | Bit 6 I            | Bit 5                                                                               | Bit 4                | Bit 3                                                                                                                                                          | Bit 2                                                             | Bit 1 | Bit O     |  |
|               |                    | 114                                                                                 | 113                  | 112                                                                                                                                                            | 111                                                               | 110   | 19        |  |
| Bit No.       | Description        |                                                                                     |                      | Bit Value                                                                                                                                                      | Value Description                                                 | on    |           |  |
| [7:6]         | Not used.          |                                                                                     |                      | -                                                                                                                                                              | -                                                                 |       |           |  |
| 5             | to. If this bit is | put I14 to be consi<br>not set, then even<br>Il not appear in Rec<br><i>able</i> ). | if this input I14 is | 0<br>1                                                                                                                                                         | Locking to input I14 disallowed.<br>Locking to input I14 allowed. |       |           |  |
| 4             | to. If this bit is | put I13 to be consi<br>not set, then even<br>Il not appear in Reg<br>able).         | if this input I13 is | 0<br>1                                                                                                                                                         | Locking to input<br>Locking to input                              |       |           |  |
| 3             | to. If this bit is | iput I12 to be consi<br>not set, then even<br>Il not appear in Reg<br>able).        | if this input I12 is | 0<br>1                                                                                                                                                         | Locking to input<br>Locking to input                              |       |           |  |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 31 (cont...)

| Register Name | cnfg_sts_remo      | ote_sources_valid                                                                       | Description           | (R/W) Bits [13:8] of the remote <b>Default Value</b> 0011 11 <sup>-</sup><br>sources valid register. A register<br>used to disable source that are<br>invalid in another device in a<br>redundancy pair. |                                      |       |       |  |
|---------------|--------------------|-----------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|-------|--|
| Bit 7         | Bit 6 Bit 5        |                                                                                         | Bit 4                 | Bit 3                                                                                                                                                                                                    | Bit 2                                | Bit 1 | Bit O |  |
|               |                    | 114                                                                                     | 113                   | 112                                                                                                                                                                                                      | 111                                  | 110   | 19    |  |
| Bit No.       | Description        |                                                                                         |                       | Bit Value                                                                                                                                                                                                | Value Description                    | n     |       |  |
| 2             | to. If this bit is | put I11 to be consid<br>not set, then even i<br>I not appear in Reg.<br>a <i>ble</i> ). | f this input I11 is   | 0<br>1                                                                                                                                                                                                   | Locking to input<br>Locking to input |       |       |  |
| 1             | to. If this bit is | put I10 to be consid<br>not set, then even i<br>I not appear in Reg.<br><i>able</i> ).  | f this input I10 is   | 0<br>1                                                                                                                                                                                                   | Locking to input<br>Locking to input |       |       |  |
| 0             | If this bit is not | out 19 to be conside<br>set, then even if th<br>ppear in Reg. OA ar<br>ble).            | is input 19 is valid, | 0<br>1                                                                                                                                                                                                   | Locking to input<br>Locking to input |       |       |  |

**FINAL** 

| Register Name | cnfg_operating_r | node  | Description |           | to force the state controlling state | Default Value    | 0000 0000 |
|---------------|------------------|-------|-------------|-----------|--------------------------------------|------------------|-----------|
| Bit 7         | Bit 6            | Bit 5 | Bit 4       | Bit 3     | Bit 2                                | Bit 1            | Bit O     |
|               |                  |       |             |           | TO_                                  | _DPLL_operating_ | _mode     |
| Bit No.       | Description      |       |             | Bit Value | Value Description                    | on               |           |
| [7:3]         | Not used.        |       |             | -         | -                                    |                  |           |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 32 (cont...)

| egister Name | cnfg_operating_r                       | node     | Description          | (R/W) Register to force the state <b>Default Value</b> 0000 0000 of the TO DPLL controlling state machine. |                        |                  |                |  |  |
|--------------|----------------------------------------|----------|----------------------|------------------------------------------------------------------------------------------------------------|------------------------|------------------|----------------|--|--|
| Bit 7        | Bit 6                                  | Bit 5    | Bit 4                | Bit 3                                                                                                      | Bit 2                  | Bit 1            | Bit O          |  |  |
|              |                                        |          |                      |                                                                                                            | TO_DPLL_operating_mode |                  |                |  |  |
| Bit No.      | Description                            |          |                      | Bit Value                                                                                                  | Value Description      | 1                |                |  |  |
| [2:0]        | TO_DPLL_operat                         | ing_mode |                      | 000                                                                                                        | Automatic (intern      | al state machine | e controlled). |  |  |
|              |                                        |          | tate of the internal | 001                                                                                                        | Free-run.              |                  |                |  |  |
|              |                                        | 0        | he TO DPLL. A value  | 010                                                                                                        | Holdover.              |                  |                |  |  |
|              |                                        |          | state machine to     | 011                                                                                                        | Not used.              |                  |                |  |  |
|              | control itself. Any                    |          |                      | 100                                                                                                        | Locked.                |                  |                |  |  |
|              | machine to jump                        |          |                      | 101                                                                                                        | Pre-locked2.           |                  |                |  |  |
|              |                                        |          | chine. Whilst it is  | 110                                                                                                        | Pre-locked.            |                  |                |  |  |
|              | forced, the intern                     | •        |                      | 111                                                                                                        | Phase Lost.            |                  |                |  |  |
|              | affect the interna                     |          |                      |                                                                                                            |                        |                  |                |  |  |
|              | user is responsib<br>functions require |          |                      |                                                                                                            |                        |                  |                |  |  |
|              | functionality.                         |          |                      |                                                                                                            |                        |                  |                |  |  |

**FINAL** 

| egister Name | force_select_refe                                                                                                                                                                                                                                           | erence_source                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                           | (R/W) Register used to force the <b>Default Value</b> 0000 1111 selection of a particular reference source for the TO DPLL. |                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|
| Bit 7        | Bit 6                                                                                                                                                                                                                                                       | Bit 5                                                                                                                                                                                                                                                                                                                                    | Bit 4                                                                                                                                                                                                                 | Bit 3                                                                                                                       | Bit 2                                                                                                                                                                                                                                                                                                                                                                                  | Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit O                |  |  |
|              |                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                       |                                                                                                                             | forced_refere                                                                                                                                                                                                                                                                                                                                                                          | ence_source                                                                                                                                                                                                                                                                                                                                                                                                                 |                      |  |  |
| Bit No.      | Description                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                       | Bit Value                                                                                                                   | Value Description                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |  |  |
| [7:4]        | Not used.                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                       | -                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |  |  |
| [3:0]        | TO DPLL. Value of<br>the automatic con<br>Using this mecha<br>functions assumi<br>the device is not<br>progress to state<br>input fails, the de<br>Holdover, as it is<br>source. The effect<br>the priority of the<br>ensure selection<br>reference under a | e_source<br>ng the source to be<br>f Ohex will leave th<br>ntrol mechanism w<br>nism will bypass al<br>ng the selected ing<br>in state "Locked" t<br>locked in the usua<br>evice will not chang<br>not allowed to disc<br>t of this register is<br>selected input to<br>of the programment<br>all circumstances,<br>ed (Reg. 34 bit 0 se | e selection to<br>ithin the device.<br>I the monitoring<br>but to be valid. If<br>hen it will<br>al manner. If the<br>ge state to<br>qualify the<br>simply to raise<br>'1" (highest). To<br>d input<br>revertive mode | 0000<br>0011<br>0010<br>0111<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1011<br>1100<br>1101<br>1110                | Automatic state n<br>TO DPLL forced to<br>TO DPLL forced to | <ul> <li>select input I1.</li> <li>select input I2.</li> <li>select input I3.</li> <li>select input I4.</li> <li>select input I5.</li> <li>select input I6.</li> <li>select input I7.</li> <li>select input I8.</li> <li>select input I9.</li> <li>select input I10.</li> <li>select input I110.</li> </ul> | D.<br>1.<br>2.<br>3. |  |  |

# ADVANCED COMMUNICATIONS

### Address (hex): 34

| Register Name       | cnfg_input_moa                                                                                                                                                                                                                              | le                                                                                                                                                                     | Description                                                                                                                      | (Bit 1 RO, other<br>Register contro<br>modes of the d | lling various input                                       | Default Value                                                                                                                                         | 1100 0010*     |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| Bit 7               | Bit 6                                                                                                                                                                                                                                       | Bit 5                                                                                                                                                                  | Bit 4                                                                                                                            | Bit 3                                                 | Bit 2                                                     | Bit 1                                                                                                                                                 | Bit O          |  |
| auto_extsync_<br>en | phalarm_time-<br>out                                                                                                                                                                                                                        | XO_edge                                                                                                                                                                | man_holdover                                                                                                                     | extsync_en                                            | ip_sonsdhb                                                | master_slaveb                                                                                                                                         | reversion_mode |  |
| Bit No.             | Description                                                                                                                                                                                                                                 |                                                                                                                                                                        |                                                                                                                                  | Bit Value                                             | Value Description                                         |                                                                                                                                                       |                |  |
| 7                   | auto_extsync_er                                                                                                                                                                                                                             |                                                                                                                                                                        |                                                                                                                                  | 0                                                     | External Frame Sync enabled/disabled accordir             |                                                                                                                                                       |                |  |
|                     | Bit to enable aut<br>Frame Sync inpu<br>Reg. 7C[3:0] ( <i>Sy</i>                                                                                                                                                                            | it when locked t                                                                                                                                                       | o source defined in                                                                                                              | 1                                                     | External Frame<br>TO DPLL locked                          | <i>extsync_en.</i><br>External Frame Sync enabled if <i>extsync_en</i> = 1 /<br>TO DPLL locked to source assigned to<br><i>Sync_reference_source.</i> |                |  |
| 6                   | <i>phalarm_timeou</i><br>Bit to enable the                                                                                                                                                                                                  |                                                                                                                                                                        | out facility on                                                                                                                  | 0                                                     | Phase alarms or<br>software.                              | n sources only can                                                                                                                                    | celled by      |  |
|                     | phase alarms. W                                                                                                                                                                                                                             | /hen enabled, a<br>will have its pha                                                                                                                                   |                                                                                                                                  | 1                                                     | Phase alarms on sources automatically time out.           |                                                                                                                                                       |                |  |
| 5                   | XO_edge                                                                                                                                                                                                                                     |                                                                                                                                                                        |                                                                                                                                  | 0                                                     | Device uses the oscillator.                               | rising edge of the                                                                                                                                    | external       |  |
|                     | REFCLK has one<br>jitter performand                                                                                                                                                                                                         | edge faster that<br>ce reasons, the f<br>s bit allows eithe                                                                                                            | dule connected to<br>n the other, then for<br>faster edge should<br>er the rising edge or                                        | 1                                                     | Device uses the falling edge of the extension oscillator. |                                                                                                                                                       |                |  |
| 4                   | is taken directly                                                                                                                                                                                                                           | from Reg. 3E/R<br><i>frequency</i> ). If th                                                                                                                            | is bit is set then it                                                                                                            | 0<br>1                                                | Holdover freque                                           | ncy is determined<br>ncy is taken from<br><i>frequency</i> register.                                                                                  | -              |  |
| 3                   | a reference Sync                                                                                                                                                                                                                            | c pulse on the S<br>s bit may enable<br>y be disabled ac                                                                                                               | O DPLL will look for<br>YNC2K input pin.<br>the external Sync<br>cording to                                                      | 0<br>1                                                |                                                           | c signal- SYNC2K p<br>erived from SYNC2<br>_ <i>en.</i>                                                                                               |                |  |
| 2                   | <i>ip_sonsdhb</i><br>Bit to configure i<br>SONET or SDH d<br>selections of 000<br><i>cnfg_ref_source</i><br>input frequency<br>of the SONSDHB<br><i>Notethis bit aff</i><br><i>TO9-refer to Reg</i><br>*The default value<br>of the SONSDHB | erived. This app<br>01 (bin) in the<br><u>frequency</u> regis<br>is either 1544 k<br>b pin at power-up<br>fects the SONET<br>f. 64 Bit 4 and R<br>ue of this bit is ta | lies only to<br>sters when the<br>Hz or 2048 kHz.<br>5.<br><i>CSDH output on</i><br><i>Reg. 35 Bit 4.</i><br>aken from the value | 0<br>1                                                |                                                           | to 0001 expected<br>et to 0001 expect                                                                                                                 |                |  |

**FINAL** 

## ACS8530 SETS

## ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 34 (cont...)

| Register Name       | cnfg_input_moa                                                                                                                                                                                                                                                                                                                                                                                                      | le                                                            | Description                           | (Bit 1 RO, otherwise R/W)<br>Register controlling various input<br>modes of the device.                                                                                                                                                                           |                                        | Default Value | 1100 0010*     |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|----------------|--|
| Bit 7               | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                               | Bit 5                                                         | Bit 4                                 | Bit 3                                                                                                                                                                                                                                                             | Bit 2                                  | Bit 1         | Bit O          |  |
| auto_extsync_<br>en | phalarm_time-<br>out                                                                                                                                                                                                                                                                                                                                                                                                | XO_edge                                                       | man_holdover                          | extsync_en                                                                                                                                                                                                                                                        | ip_sonsdhb                             | master_slaveb | reversion_mode |  |
| Bit No.             | Description                                                                                                                                                                                                                                                                                                                                                                                                         |                                                               |                                       | Bit Value                                                                                                                                                                                                                                                         | Value Descriptio                       | ription       |                |  |
| 1                   | <i>master_slaveb (R/O)</i><br>Bit to reflect the value of the MASTSLVB pin.<br>*As this always reflects the value on the pin, the<br>default value of this bit will be according to the<br>value on the pin at power-up. For software control,<br>set MASTSLVB pin to Master mode at all times and<br>program the individual registers (as per Value<br>Description) to give Master or Slave mode<br>functionality. |                                                               | 0                                     | Slave mode.<br>I11 set to highest priority.<br>TO DPLL set to acquisition bandwidth.<br>Revertive mode enabled.<br>Phase Build-out disabled.<br>Master mode.<br>I11 priority, TO DPLL bandwidth, Revertive mod<br>Phase Build-out, all as programmed in the regis |                                        |               |                |  |
| 0                   | Non-revertive ma<br>automatically sw<br>unless the curre                                                                                                                                                                                                                                                                                                                                                            | ertive/Non-revert<br>ode, the device w<br>/itch to a higher p | priority source,<br>/hen in Revertive | 0<br>1                                                                                                                                                                                                                                                            | Non-revertive mode.<br>Revertive mode. |               |                |  |

**FINAL** 

| Register Name | cnfg_T4_path                                   |                   | Description                                                             | Register to configure the inputs <b>Default Value</b> 0100 and other features in the T4 path. |                   |                                          |  |  |  |
|---------------|------------------------------------------------|-------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|------------------------------------------|--|--|--|
| Bit 7         | Bit 6                                          | Bit 5             | Bit 4                                                                   | Bit 3                                                                                         | Bit 3 Bit 2 Bit 1 |                                          |  |  |  |
| lock_T4_to_T0 | T4_dig_feed-<br>back                           |                   | T4_op_from_T0                                                           | ference_source                                                                                |                   |                                          |  |  |  |
| Bit No.       | Description                                    |                   |                                                                         | <b>Bit Value</b>                                                                              | Value Description | n                                        |  |  |  |
| 7             | the input of the T                             | 4 path. This allo | puts, or TO DPLL as<br>ows the T4 DPLL to<br>s of frequencies to<br>ck. | 0<br>1                                                                                        |                   | dependently from<br>the output of the    |  |  |  |
| 6             | <i>T4_dig_feedback</i><br>Bit to select digita |                   | de for the T4 DPLL.                                                     | 0<br>1                                                                                        |                   | og feedback mod<br>al feedback mode      |  |  |  |
| 5             | Not used.                                      |                   |                                                                         | -                                                                                             |                   |                                          |  |  |  |
| 4             | T4_op_from_T0                                  |                   |                                                                         | 0<br>1                                                                                        |                   | l be generated fro<br>I be generated fro |  |  |  |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 35 (cont...)

| Register Name | cnfg_T4_path         |       | Description          | Register to configure the inputs <b>Default Value</b> 0100 and other features in the T4 path. |                                                                           |                    |       |  |  |
|---------------|----------------------|-------|----------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|-------|--|--|
| Bit 7         | Bit 6                | Bit 5 | Bit 4                | Bit 3                                                                                         | Bit 2                                                                     | Bit 1              | Bit O |  |  |
| lock_T4_to_T0 | T4_dig_feed-<br>back |       | T4_op_from_T0        |                                                                                               | T4_forced_ref                                                             | erence_source      |       |  |  |
| Bit No.       | Description          |       |                      | <b>Bit Value</b>                                                                              | Value Description                                                         | n                  |       |  |  |
| [3:0]         | T4_forced_refere     | -     | T4 DPLL to select    | 0000<br>0001                                                                                  | T4 DPLL automatic source selection.<br>T4 DPLL forced to select input I1. |                    |       |  |  |
|               |                      |       | in this field allows | 0010                                                                                          | T4 DPLL forced to                                                         | •                  |       |  |  |
|               | the T4 input to be   |       |                      | 0011                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               | priority and input   |       |                      | 0100                                                                                          | T4 DPLL forced to select input I4.                                        |                    |       |  |  |
|               |                      | 0     |                      | 0101                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               |                      |       |                      | 0110                                                                                          | T4 DPLL forced to                                                         | o select input I6. |       |  |  |
|               |                      |       |                      | 0111                                                                                          | T4 DPLL forced to                                                         | o select input I7. |       |  |  |
|               |                      |       |                      | 1000                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               |                      |       |                      | 1001                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               |                      |       |                      | 1010                                                                                          | T4 DPLL forced to                                                         | •                  |       |  |  |
|               |                      |       |                      | 1011                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               |                      |       |                      | 1100                                                                                          | T4 DPLL forced to                                                         |                    |       |  |  |
|               |                      |       |                      | 1101                                                                                          | T4 DPLL forced to                                                         | •                  |       |  |  |
|               |                      |       |                      | 1110                                                                                          | T4 DPLL forced to                                                         | o select input I14 | 4.    |  |  |
|               |                      |       |                      | 1111                                                                                          | Not used.                                                                 |                    |       |  |  |

**FINAL** 

| Register Name | i i i                                |       |                                 |           | es the differential<br>ICL or LVDS type | Default Value    | 0000 0010 |  |
|---------------|--------------------------------------|-------|---------------------------------|-----------|-----------------------------------------|------------------|-----------|--|
| Bit 7         | Bit 6                                | Bit 5 | Bit 4                           | Bit 3     | Bit 2                                   | Bit 1            | Bit O     |  |
|               |                                      |       |                                 |           |                                         | 16_PECL          | I5_LVDS   |  |
| Bit No.       | Description                          |       |                                 | Bit Value | Value Descriptio                        | n                |           |  |
| [7:2]         | Not used.                            |       |                                 | -         | -                                       |                  |           |  |
| 1             | 16 PECL                              |       |                                 | 0         | 16 input LVDS co                        | mpatible.        |           |  |
|               | -                                    |       | mpatible with either<br>levels. | 1         | I6 input PECL compatible (Default).     |                  |           |  |
| 0             | I5_LVDS                              |       |                                 | 0         | 15 input LVDS co                        | mpatible (Defaul | t).       |  |
|               | Configures the IS<br>3 V LVDS or 3 V | •     | mpatible with either levels.    | 1         | 15 input PECL co                        |                  |           |  |

### ADVANCED COMMUNICATIONS

### Address (hex): 37

| Register Name | cnfg_uPsel_pins Description                                                                                                                                                                                                            |                                                                                                                           |                                                                                                              | (RO) Register reflecting the value <b>Default V</b> on the UPSEL device pins. |                                                                                                                                                 |                                     | 0000 0010* |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                  | Bit 5                                                                                                                     | Bit 4                                                                                                        | Bit 3                                                                         | Bit 2                                                                                                                                           | Bit 1                               | Bit O      |
|               |                                                                                                                                                                                                                                        |                                                                                                                           |                                                                                                              |                                                                               | upsel_pins_value                                                                                                                                |                                     |            |
| Bit No.       | Description                                                                                                                                                                                                                            |                                                                                                                           |                                                                                                              | Bit Value                                                                     | Value Description                                                                                                                               |                                     |            |
| [7:3]         | Not used.                                                                                                                                                                                                                              |                                                                                                                           |                                                                                                              | -                                                                             | -                                                                                                                                               |                                     |            |
| [2:0]         | upsel_pins_value<br>This register always<br>the UPSEL pins of th<br>set the mode of the<br>Following power-up,<br>effect on the microp<br>possible to use the p<br>a general purpose in<br>*The default of this<br>on the value of the | e device. At re<br>microprocess<br>these pins ha<br>processor inte<br>pins and regist<br>nput for softw<br>register is en | eset this is used to<br>sor interface.<br>ave no further<br>rface, hence it is<br>ter combination as<br>are. | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111<br>(value at reset)      | Not used.<br>Interface in EPRC<br>Interface in Multi<br>Interface in Intel<br>Interface in Moto<br>Interface in Seria<br>Not used.<br>Not used. | plexed mode.<br>mode.<br>rola mode. |            |

**FINAL** 

### Address (hex): 38

| Register Name | cnfg_dig_outputs_sonsdh Description                                                                                                                                                                                |             |       | Configures <i>Digital1</i> and <i>Digital2</i> output frequencies to be SONET or SDH compatible frequencies. |                                                                                                                                      | Default Value | 0001 1111* |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|--|
| Bit 7         | Bit 6                                                                                                                                                                                                              | Bit 5       | Bit 4 | Bit 3                                                                                                        | Bit 2                                                                                                                                | Bit 1         | Bit O      |  |
|               | dig2_sonsdh                                                                                                                                                                                                        | dig1_sonsdh |       |                                                                                                              |                                                                                                                                      |               |            |  |
| Bit No.       | Description                                                                                                                                                                                                        |             |       | Bit Value                                                                                                    | e Value Description                                                                                                                  |               |            |  |
| 7             | Not used.                                                                                                                                                                                                          |             |       | -                                                                                                            | -                                                                                                                                    |               |            |  |
| 6             | <i>dig2_sonsdh</i><br>Selects whether the frequencies generated by the<br><i>Digital2</i> frequency generator are SONET derived or<br>SDH.<br>*Default value of this bit is set by the SONSDHB pin<br>at power-up. |             |       | 1<br>0                                                                                                       | <i>Digital2</i> can be selected from 1544/3088/617<br>12352 kHz.<br><i>Digital2</i> can be selected from 2048/4096/819<br>16384 kHz. |               |            |  |
| 5             | <i>dig1_sonsdh</i><br>Selects whether the frequencies generated by the<br><i>Digital1</i> frequency generator are SONET derived or<br>SDH.<br>*Default value of this bit is set by the SONSDHB pin<br>at power-up. |             |       | 1<br>0                                                                                                       | <i>Digital1</i> can be selected from 1544/3088/61<br>12352 kHz.<br><i>Digital1</i> can be selected from 2048/4096/81<br>16384 kHz.   |               |            |  |
| [4:0]         | Not used.                                                                                                                                                                                                          |             |       | -                                                                                                            | -                                                                                                                                    |               |            |  |

## ACS8530 SETS

### ADVANCED COMMUNICATIONS

### Address (hex): 39

| Register Name | cnfg_digtial_freq                                             | uencies           | Description         | (R/W) Configure<br>frequencies of | es the actual<br><i>Digital1</i> & <i>Digital2.</i> | Default Value   | 0000 1000 |
|---------------|---------------------------------------------------------------|-------------------|---------------------|-----------------------------------|-----------------------------------------------------|-----------------|-----------|
| Bit 7         | Bit 6                                                         | Bit 5             | Bit 4               | Bit 3                             | Bit 2                                               | Bit 1           | Bit O     |
| digital2_     | digital2_frequency digital1_frequency                         |                   |                     |                                   |                                                     |                 |           |
| Bit No.       | Description                                                   |                   |                     | Bit Value                         | Value Descriptio                                    | n               |           |
| [7:6]         | [7:6] <i>digital2_frequency</i>                               |                   |                     | 00                                | Digital2 set to 1544 kHz or 2048 kHz.               |                 |           |
|               | Configures the frequency of <i>Digital2</i> . Whether this is |                   |                     | 01                                | Digital2 set to 3088 kHz or 4096 kHz.               |                 |           |
|               | SONET or SDH based is configured by Bit 6                     |                   |                     | 10                                | <i>Digital2</i> set to 6176 kHz or 8192 kHz.        |                 |           |
|               | ( <i>dig2_sonsdh</i> ) of Reg. 38.                            |                   |                     | 11                                | Digital2 set to 12353 kHz or 16384 kHz.             |                 |           |
| [5:4]         | digital1_frequence                                            | су                |                     | 00                                | Digital1 set to 1544 kHz or 2048 kHz.               |                 |           |
|               | Configures the fre                                            | equency of Digita | /1. Whether this is | 01                                | Digital1 set to 30                                  | 088 kHz or 4096 | kHz.      |
|               | SONET or SDH ba                                               | ased is configure | d by Bit 5          | 10                                | Digital1 set to 6176 kHz or 8192 kHz.               |                 |           |
|               | (dig1_sonsdh) of Reg. 38.                                     |                   |                     |                                   | Digital1 set to 12                                  | 2353 kHz or 163 | 84 kHz.   |
| [3:0]         | Not used.                                                     |                   |                     |                                   |                                                     |                 |           |

**FINAL** 

### Address (hex): 3A

| Register Name | cnfg_differential                                                                                          | l_outputs       | Description | compatibility of     | es the electrical<br>the differential<br>to be 3 V PECL or                                              | Default Value                                 | 1100 0110<br>Bit 0 |  |
|---------------|------------------------------------------------------------------------------------------------------------|-----------------|-------------|----------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------|--|
| Bit 7         | Bit 6                                                                                                      | Bit 5           | Bit 4       | Bit 3                | Bit 2                                                                                                   | Bit 1                                         |                    |  |
|               |                                                                                                            |                 |             | TO7_PECL_LVDS TO6_   |                                                                                                         |                                               | _LVDS_PECL         |  |
| Bit No.       | Description                                                                                                |                 |             | Bit Value            | Value Description                                                                                       | n                                             |                    |  |
| [7:4]         | Not used.                                                                                                  |                 |             | -                    | -                                                                                                       |                                               |                    |  |
| [3:2]         | TO7_PECL_LVDS<br>Selection of the<br>between 3 V PEC                                                       | electrical comp | 2           | 00<br>01<br>10<br>11 | Output TO7 disabled.<br>Output TO7 3 V PECL compatible.<br>Output TO7 3 V LVDS compatible.<br>Not used. |                                               |                    |  |
| [1:0]         | <i>TO6_LVDS_PECL</i><br>Selection of the electrical compatibility of TO6<br>between 3 V PECL and 3 V LVDS. |                 |             | 00<br>01<br>10<br>11 |                                                                                                         | bled.<br>PECL compatible.<br>LVDS compatible. |                    |  |

## ACS8530 SETS

### ADVANCED COMMUNICATIONS

### Address (hex): 3B

| Register Name | cnfg_auto_bw_sel                                                                                                                                                                                                                                                                                                                                                |       | Description | (R/W) Register to select <b>Default Value</b> 1111 10<br>automatic BW selection for the TO<br>DPLL path |                                                                                |       |       |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|-------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                           | Bit 5 | Bit 4       | Bit 3                                                                                                   | Bit 2                                                                          | Bit 1 | Bit O |  |  |
| auto_BW_sel   |                                                                                                                                                                                                                                                                                                                                                                 |       |             | TO_lim_int                                                                                              |                                                                                |       |       |  |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                     |       |             | Bit Value                                                                                               | Value Description                                                              |       |       |  |  |
| 7             | <i>auto_BW_sel</i><br>Bit to select locked bandwidth (Reg. 67) or                                                                                                                                                                                                                                                                                               |       |             | 1                                                                                                       | Automatically selects either locked or acquisition<br>bandwidth as appropriate |       |       |  |  |
|               | acquisition bandwidth (Reg. 69) for the TO DPLL                                                                                                                                                                                                                                                                                                                 |       | 0           | Always selects locked bandwidth                                                                         |                                                                                |       |       |  |  |
| [6:4]         | Not used.                                                                                                                                                                                                                                                                                                                                                       |       |             | -                                                                                                       | -                                                                              |       |       |  |  |
| 3             | TO_lim_int                                                                                                                                                                                                                                                                                                                                                      |       |             | 1                                                                                                       | DPLL value frozen                                                              | 1     |       |  |  |
|               | When set to 1 the integral path value of the DPLL is<br>limited or frozen when the DPLL reaches either min<br>or max frequency. This can be used to minimize<br>subsequent overshoot when the DPLL is pulling in.<br>Note that when this happens, the reported<br>frequency value via <i>sts_current_DPLL_frequency</i><br>(Reg. 0C, 0D and 07) is also frozen. |       |             | 0                                                                                                       | DPLL not frozen                                                                |       |       |  |  |
| [2:0]         | Not used.                                                                                                                                                                                                                                                                                                                                                       |       |             | -                                                                                                       | -                                                                              |       |       |  |  |

**FINAL** 

### Address (hex): 3C

| Register Name | <i>cnfg_nominal_frequency<br/>[7:0]</i> |       | Description    | (R/W) Bits [7:0] of the register<br>used to calibrate the crystal<br>oscillator used to clock the<br>device. |                                                   | Default Value | 1001 1001 |
|---------------|-----------------------------------------|-------|----------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------|-----------|
| Bit 7         | Bit 6                                   | Bit 5 | Bit 4          | Bit 3                                                                                                        | Bit 2                                             | Bit 1         | Bit O     |
|               |                                         |       | cnfg_nominal_1 | requency_value[7                                                                                             | :0]                                               |               |           |
| Bit No.       | Description                             |       |                | <b>Bit Value</b>                                                                                             | Value Descript                                    | ion           |           |
| [7:0]         | cnfg_nominal_frequency_value[7:0]       |       | -              |                                                                                                              | escription of Reg. 3<br>_ <i>frequency_value[</i> |               |           |

## ACS8530 SETS



DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 3D

| Register Name | cnfg_nominal_fre<br>[15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | equency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                        | (R/W) Bits [15:8] of the register <b>Default Value</b> 1001 1001 used to calibrate the crystal oscillator used to clock the device. |                                                                                                |                                                                                                                                                                        |                                                                                 |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Bit 4                                                                                                                                                                                                                                                                                                                                                                                              | Bit 3                                                                                                                               | Bit 2                                                                                          | Bit 1                                                                                                                                                                  | Bit O                                                                           |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | cnfg_nominal_free                                                                                                                                                                                                                                                                                                                                                                                  | quency_value[15                                                                                                                     | 5:8]                                                                                           |                                                                                                                                                                        |                                                                                 |  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                    | Bit Value                                                                                                                           | Value Descriptio                                                                               | n                                                                                                                                                                      |                                                                                 |  |
| [7:0]         | offset the frequen<br>+514 ppm and –<br>represents Oppm<br>This value is an u<br>The value in Reg.<br>offset the frequen<br>This means that t<br>the value reported<br><i>sts_current_DPLL</i><br>will also affect the<br><i>holdover_frequent</i><br><i>cnfg_holdover_fre</i><br>and the DPLL fred<br>into the <i>cnfg_DPL</i><br>be noted, however<br>is NOT used in the<br>Regs 49, 4A, 4C &<br>( <i>cnfg_freq_mon_c</i> )<br><i>cnfg_current_fred</i><br><i>sts_freq_measure</i><br>which all use the | ed in conjunctio<br>equency_value[7,<br>hey of the crystal<br>771 ppm. The de<br>offset from 12.8<br>nsigned integer.<br>3C/3D is used w<br>hey value used in<br>he value program<br>d in the<br>frequency (Reg<br>e value program<br>hey value in the<br>equency register<br>quency offset lim<br>.Lfreq_limit (Reg<br>r, that this "calif<br>e frequency mon<br>& 4D. These register<br>threshold,<br>gmon threshole<br>ement, cnfg_DPu<br>uncalibrated cry<br>ponitors can also of<br>DPLL by program | n with Reg. 3C<br>7:0) to be able to<br>oscillator by up to<br>efault value<br>300 MHz.<br>within the DPLL to<br>in the DPLL only.<br>mmed will affect<br>g 07/0D/0C). It<br>med into<br>f (Reg 3E/3F/40)<br>hit programmed<br>eg 41/42). It must<br>prated" frequency<br>hitors affecting<br>sters<br><i>Id</i> ,<br><i>LL_soft_limit</i> )<br>stal frequency.<br>use the clock from<br>mming bit |                                                                                                                                     | oscillator freque<br>Reg. 3D need to<br>unsigned integer<br>0.0196229 dec<br>calculate the abs | am the ppm offse<br>ncy, the value in l<br>be concatenated<br>r. The value multi<br>will give the value<br>solute value, the<br>solute value, the<br>solute value, the | Reg. 3C and<br>I. This value is an<br>plied by<br>e in ppm. To<br>default 39321 |  |

**FINAL** 



### ADVANCED COMMUNICATIONS

### FINAL

### Address (hex): 3E

| Register Name | cnfg_holdover_frequency<br>[7:0] |               | Description   | (R/W) Bits [7:0] of the manual Holdover frequency register. |                         | Default Value      | 0000 0000                |
|---------------|----------------------------------|---------------|---------------|-------------------------------------------------------------|-------------------------|--------------------|--------------------------|
| Bit 7         | Bit 6                            | Bit 5         | Bit 4         | Bit 3                                                       | Bit 2                   | Bit 1              | Bit O                    |
|               |                                  |               | holdover_free | quency_value[7:0]                                           | 1                       |                    |                          |
| Bit No.       | Description                      |               |               | <b>Bit Value</b>                                            | Value Descripti         | on                 |                          |
| [7:0]         | holdover_frequent                | cy_value[7:0] |               | -                                                           | See Reg. 3F ( <i>ci</i> | nfg_holdover_frequ | <i>uency</i> ) for detai |

| Register Name | cnfg_holdover_frequency Description [15:8]                                                                                                                                     |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                     | (R/W) Bits [15:<br>Holdover frequ | 8] of the manual ency register.                        | Default Value                                                                             | 0000 0000                                                                                           |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Bit 7         | Bit 6                                                                                                                                                                          | Bit 5                                                                                                                                                                                                                     | Bit 4                                                                                                                                                                                                                               | Bit 3                             | Bit 2                                                  | Bit 1                                                                                     | Bit O                                                                                               |
|               |                                                                                                                                                                                |                                                                                                                                                                                                                           | holdover_frequ                                                                                                                                                                                                                      | ency_value[15:8                   | ]                                                      |                                                                                           |                                                                                                     |
| Bit No.       | Description                                                                                                                                                                    |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                     | Bit Value                         | Value Descripti                                        | on                                                                                        |                                                                                                     |
| [7:0]         | in Reg. 3E and Bi<br>programmed Hold<br>This register is de<br>read the <i>sts_curr</i><br>(Reg. 0C, Reg. 0E<br>The result will the<br>write back to the<br>*This register car | register is comb<br>ts [2:0] of Reg. 4<br>dover frequency<br>esigned such that<br>rent_DPLL_frequency<br>and Reg. 07) a<br>en be in a suitab<br>cnfg_holdover_<br>n be programme<br>ed Holdover frect<br>value, see Bit 5 | ined with the value<br>to to represent the<br>of the TO DPLL.<br>at software can<br><i>uency</i> register<br>and filter the value.<br>le format to simply<br><i>frequency</i> register.<br>at to read back the<br>uency rather than |                                   | DPLL with respe<br>the value in Rec<br>to be concatena | ect to the crystal os<br>g. 3E and Bits [2:0<br>ated. This value is<br>The value multipli | ppm offset of the<br>scillator frequency,<br>of Reg. 40 need<br>a 2's complement<br>ed by 0.0003068 |

### ADVANCED COMMUNICATIONS

### Address (hex): 40

| Register Name  | cnfg_holdover_modes                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                          | Description (R/W) Register<br>Holdover mode                            |                      | to control the <b>Default Value</b> 1000 1000<br>es of the TO DPLL.                                                                                                                                                                |                    |                     |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|--|
| Bit 7          | Bit 6                                                                                                                                                                                                                                                                                                                                                                   | Bit 5                                                                                                                                                    | Bit 4                                                                  | Bit 3                | Bit 2                                                                                                                                                                                                                              | Bit 1              | Bit O               |  |
| auto_averaging | fast_averaging                                                                                                                                                                                                                                                                                                                                                          | read_average                                                                                                                                             | mini_hold                                                              | lover_mode           | holdov                                                                                                                                                                                                                             | ver_frequency_valu | ıe [18:16]          |  |
| Bit No.        | Description                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                          |                                                                        | Bit Value            | Value Descripti                                                                                                                                                                                                                    | on                 |                     |  |
| 7              |                                                                                                                                                                                                                                                                                                                                                                         | use of the average                                                                                                                                       |                                                                        | 0                    | Averaged frequency not used, Holdover frequence either manual or instantaneously frozen.                                                                                                                                           |                    |                     |  |
|                |                                                                                                                                                                                                                                                                                                                                                                         | during Holdover. This bit is overridden by the<br>nal Holdover control (Bit 4, <i>man_holdover</i> , in<br>34).                                          |                                                                        |                      | Averaged frequency used, providing manual Holdover mode is not engaged.                                                                                                                                                            |                    |                     |  |
| 6              | frequency. Fast a point of approxim                                                                                                                                                                                                                                                                                                                                     | e rate of averaging<br>averaging gives a -<br>nately 8 minutes. S<br>onse point of appro                                                                 | 3db response<br>Slow averaging                                         | 0<br>1               | Slow Holdover frequency averaging enabled.<br>Fast Holdover frequency averaging enabled.                                                                                                                                           |                    |                     |  |
| 5              | <i>read_average</i><br>Bit to control whether the value read from the<br><i>holdover_frequency_value</i> register is the value<br>written to that register, or the averaged Holdover<br>frequency. This allows software to use the internal<br>averager as part of the Holdover algorithm, but use<br>manual Holdover mode plus software to enhance<br>the performance. |                                                                                                                                                          |                                                                        | 0<br>1               | Value read from a <i>holdover_frequency_value</i> is value written to it.<br>Value read from a <i>holdover_frequency_value</i> is either the fast or slow averaged frequency as determined by <i>fast_averaging</i> .              |                    |                     |  |
| [4:3]          | the DPLL when it<br>temporarily lost i<br>state, or last for<br>checked for inac<br>in Holdover, and                                                                                                                                                                                                                                                                    | a term used to des<br>t is in locked mode<br>its input. This may<br>many seconds whi<br>tivity. The DPLL be<br>the frequency can<br>ction of ways (insta | be a temporary<br>lst an input is<br>haves exactly as<br>be determined | 00<br>01<br>10<br>11 | Mini-holdover frequency determined in the sam<br>way as for full Holdover mode.<br>Mini-holdover frequency frozen instantaneousl<br>Mini-holdover frequency taken from fast avera<br>Mini-holdover frequency taken from slow avera |                    |                     |  |
| [2:0]          | holdover_freque                                                                                                                                                                                                                                                                                                                                                         | ency_value [18:16]                                                                                                                                       |                                                                        | -                    | See Reg. 3F ( <i>cr</i>                                                                                                                                                                                                            | nfg_holdover_frequ | uencv) for details. |  |

**FINAL** 

## ACS8530 SETS

## ACS8530 SETS

DATASHEET

### Address (hex): 41

| Register Name | cnfg_DPLL_freq_<br>[7:0]                                                                                                                                                                | limit                                                                                                                                                                                                                | Description                                                                                                                                               | (R/W) Bits [7:0] of the DPLL <b>Default Value</b> 0111 0110 frequency limit register. |                                                      |                                                                                                                         |                                                           |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| Bit 7         | Bit 6                                                                                                                                                                                   | Bit 5                                                                                                                                                                                                                | Bit 4                                                                                                                                                     | Bit 3                                                                                 | Bit 2                                                | Bit 1                                                                                                                   | Bit O                                                     |  |
|               |                                                                                                                                                                                         |                                                                                                                                                                                                                      | DPLL_freq_l                                                                                                                                               | imit_value[7:0]                                                                       |                                                      |                                                                                                                         |                                                           |  |
| Bit No.       | Description                                                                                                                                                                             |                                                                                                                                                                                                                      |                                                                                                                                                           | Bit Value                                                                             | Value Descript                                       | ion                                                                                                                     |                                                           |  |
| [7:0]         | to which either the<br>source before lim<br>range of the DPL<br>determined by the<br>when compared<br>oscillator clocking<br>calibrated using<br>and 3D, then this<br>into account. The | nes the extent of<br>ne TO or the T4<br>niting- i.e. it repu-<br>Ls. The offset of<br>requency off<br>to the offset of<br>g the device. If<br>cnfg_nominal_of<br>calibration is a<br>DPLL frequence<br>L when compar | resents the pull-in<br>f the device is<br>set of the DPLL<br>the external crystal<br>the oscillator is<br><i>frequency</i> Reg. 3C<br>automatically taken | -                                                                                     | Bits [1:0] of Re<br>to be concaten<br>and represents | ulate the frequence<br>g. 42 and Bits [7:0<br>ated. This value is a<br>limit <i>both</i> positive<br>multiplied by 0.07 | ) of Reg. 41 need<br>a unsigned intege<br>and negative in |  |

FINAL

| Register Name | ne cnfg_DPLL_freq_limit<br>[9:8] |       | Description | ription (R/W) Bits [9:8] of the DPLL frequency limit register. |                         | Default Value    | 0000 0000                 |
|---------------|----------------------------------|-------|-------------|----------------------------------------------------------------|-------------------------|------------------|---------------------------|
| Bit 7         | Bit 6                            | Bit 5 | Bit 4       | Bit 3                                                          | Bit 2                   | Bit 1            | Bit O                     |
|               |                                  |       |             |                                                                |                         | DPLL_freq_       | limit_value[9:8]          |
| Bit No.       | Description                      |       |             | Bit Value                                                      | Value Description       | n                |                           |
| [7:2]         | Not used.                        |       |             | -                                                              | -                       |                  |                           |
| [1:0]         | DPLL_freq_limit_value[9:8]       |       |             | -                                                              | See Reg. 41 ( <i>cn</i> | fg_DPLL_freq_lin | <i>nit</i> ) for details. |



### ADVANCED COMMUNICATIONS

### Address (hex): 43

| Register Name | cnfg_interrupt_<br>[7:0]                      | mask             | Description<br>Bit 4 | (R/W) Bits [7:0] of the interrupt mask register. |                                                                           | Default Value | 0000 0000 |  |
|---------------|-----------------------------------------------|------------------|----------------------|--------------------------------------------------|---------------------------------------------------------------------------|---------------|-----------|--|
| Bit 7         | Bit 6                                         | Bit 5            |                      | Bit 3                                            | Bit 2                                                                     | Bit 1         | Bit O     |  |
| 18            | 17                                            | 16               | 15                   | 14                                               | 13                                                                        | 12            | 11        |  |
| Bit No.       | Description                                   |                  |                      | Bit Value                                        | alue Value Description                                                    |               |           |  |
| 7             | <i>18</i><br>Mask bit for inp                 | ut 18 interrupt. |                      | 0<br>1                                           | Input I8 cannot generate interrupts.<br>Input I8 can generate interrupts. |               |           |  |
| 6             | <i>17</i><br>Mask bit for inp                 | ut I7 interrupt. |                      | 0<br>1                                           | Input 17 cannot generate interrupts.<br>Input 17 can generate interrupts. |               |           |  |
| 5             | <i>l6</i><br>Mask bit for inp                 | ut 16 interrupt. |                      | 0<br>1                                           | Input I6 cannot generate interrupts.<br>Input I6 can generate interrupts. |               |           |  |
| 4             | <i>15</i><br>Mask bit for inp                 | ut I5 interrupt. |                      | 0<br>1                                           | Input I5 cannot generate interrupts.<br>Input I5 can generate interrupts. |               |           |  |
| 3             | <i>14</i><br>Mask bit for inp                 | ut 14 interrupt. |                      | 0<br>1                                           | Input I4 cannot generate interrupts.<br>Input I4 can generate interrupts. |               |           |  |
| 2             | <i>13</i><br>Mask bit for inp                 | ut 13 interrupt. |                      | 0<br>1                                           | Input I3 cannot generate interrupts.<br>Input I3 can generate interrupts. |               |           |  |
| 1             | <i>I2</i><br>Mask bit for input I2 interrupt. |                  |                      | 0<br>1                                           | Input I2 cannot generate interrupts.<br>Input I2 can generate interrupts. |               |           |  |
| 0             | <i>l1</i><br>Mask bit for inp                 | ut I1 interrupt. |                      | 0<br>1                                           | Input I1 cannot generate interrupts.<br>Input I1 can generate interrupts. |               |           |  |

**FINAL** 

#### Address (hex): 44

| Register Name      | Register Name cnfg_interrupt_mask<br>[15:8]                              |                        | Description | (R/W) Bits [15:8<br>mask register. | 8] of the interrupt                                                                                | Default Value                           | 0000 0000 |
|--------------------|--------------------------------------------------------------------------|------------------------|-------------|------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------|-----------|
| Bit 7              | Bit 6                                                                    | Bit 5                  | Bit 4       | Bit 3                              | Bit 2                                                                                              | Bit 1                                   | Bit O     |
| operating_<br>mode | main_ref_failed                                                          | 114                    | 113         | 112                                | 111                                                                                                | 110                                     | 19        |
| Bit No.            | Description                                                              |                        |             | Bit Value                          | Value Description                                                                                  | n                                       |           |
| 7                  | <i>operating_mode</i><br>Mask bit for <i>oper</i>                        | <i>ating_mode</i> inte | errupt.     | 0<br>1                             |                                                                                                    | cannot generate<br>can generate inte    |           |
| 6                  | <i>main_ref_failed</i><br>Mask bit for <i>main_ref_failed</i> interrupt. |                        |             | 0<br>1                             | Main reference failure cannot generate interrup<br>Main reference failure can generate interrupts. |                                         |           |
| 5                  | <i>I14</i><br>Mask bit for input I14 interrupt.                          |                        |             | 0<br>1                             |                                                                                                    | t generate interru<br>nerate interrupts |           |

## ACS8530 SETS



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 44 (cont...)

| Register Name      | cnfg_interrupt_mask<br>[15:8]     |                  | Description | (R/W) Bits [15:8] of the interrupt mask register. |                                       | Default Value      | 0000 0000 |
|--------------------|-----------------------------------|------------------|-------------|---------------------------------------------------|---------------------------------------|--------------------|-----------|
| Bit 7              | Bit 6                             | Bit 5            | Bit 4       | Bit 3                                             | Bit 2                                 | Bit 1              | Bit O     |
| operating_<br>mode | main_ref_failed  14  13           |                  | 113         | 112                                               | 111                                   | 110                | 19        |
| Bit No.            | Description                       |                  |             | Bit Value                                         | Value Description                     |                    |           |
| 4                  | 113                               |                  |             | 0                                                 |                                       | t generate interru |           |
|                    | Mask bit for inpu                 | t I13 interrupt. |             | 1                                                 | Input I13 can generate interrupts.    |                    |           |
| 3                  | 112                               |                  |             | 0                                                 | Input I12 cannot generate interrupts. |                    |           |
|                    | Mask bit for inpu                 | t I12 interrupt. |             | 1                                                 | Input I12 can generate interrupts.    |                    |           |
| 2                  | 111                               |                  |             | 0                                                 | Input I11 cannot generate interrupts. |                    |           |
|                    | Mask bit for inpu                 | t I11 interrupt. |             | 1                                                 | Input I11 can generate interrupts.    |                    |           |
| 1                  | 110                               |                  |             | 0                                                 | Input I10 cannot generate interrupts. |                    |           |
|                    | Mask bit for input I10 interrupt. |                  |             | 1                                                 | Input I10 can generate interrupts.    |                    |           |
| 0                  | 19                                |                  |             | 0                                                 | Input I9 cannot generate interrupts.  |                    |           |
|                    | Mask bit for inpu                 | t 19 interrupt.  |             | 1                                                 | Input I9 can gen                      | erate interrupts.  |           |

**FINAL** 

#### Address (hex): 45

| Register Name | cnfg_interrupt<br>[23:16]                                            | _mask                             | Description          | (R/W) Bits [23:<br>mask register. | 16] of the interrupt                                                                                 | Default Value                          | 0000 0000 |  |
|---------------|----------------------------------------------------------------------|-----------------------------------|----------------------|-----------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------|-----------|--|
| Bit 7         | Bit 6                                                                | Bit 5                             | Bit 4                | Bit 3                             | Bit 2                                                                                                | Bit 1                                  | Bit O     |  |
| Sync_ip_alarm | T4_status                                                            | phasemon_<br>alarm                | T4_inputs_<br>failed | AMI2_Viol                         | AMI2_LOS                                                                                             | AMI1_Viol                              | AMI1_LOS  |  |
| Bit No.       | Description                                                          |                                   |                      | <b>Bit Value</b>                  | Value Description                                                                                    |                                        |           |  |
| 7             | <i>Sync_ip_alarm</i><br>Mask bit for <i>Sync_ip_alarm</i> interrupt. |                                   |                      | 0<br>1                            | The external sync input cannot generate interrup<br>The external sync input can generate interrupts. |                                        |           |  |
| 6             | <i>T4_status</i><br>Mask bit for <i>T4</i>                           | 4_status interrupt.               |                      | 0<br>1                            | Change in T4 status cannot generate interrupts.<br>Change in T4 status can generate interrupts.      |                                        |           |  |
| 5             | <i>phasemon_ala</i><br>Mask bit for <i>pl</i>                        | arm<br>hasemon_alarm in           | terrupt.             | 0<br>1                            |                                                                                                      | alarm cannot gene<br>alarm can generat |           |  |
| 4             | <i>T4_inputs_fail</i><br>Mask bit for <i>T4</i>                      | ed<br>4_ <i>inputs_failed</i> int | errupt.              | 0<br>1                            | Failure of T4 inputs cannot generate interrupts.<br>Failure of T4 inputs can generate interrupts.    |                                        |           |  |
| 3             | <i>AMI2_Viol</i><br>Mask bit for <i>AMI2_Viol</i> interrupt.         |                                   |                      | 0<br>1                            | Input I2 cannot generate AMI violation interrupt<br>Input I2 can generate AMI violation interrupts.  |                                        |           |  |
| 2             | <i>AMI2_LOS</i><br>Mask bit for <i>Al</i>                            | MI2_LOS interrupt                 |                      | 0<br>1                            |                                                                                                      | generate AMI LOS<br>nerate AMI LOS int |           |  |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 45 (cont...)

| Register Name | cnfg_interrupt<br>[23:16]                                  | t_mask                     | Description          | (R/W) Bits [23:16] of the interrupt <b>Default Value</b> 0000 00 mask register. |                                                                                                     |           |          |  |
|---------------|------------------------------------------------------------|----------------------------|----------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------|----------|--|
| Bit 7         | Bit 6                                                      | Bit 5                      | Bit 4                | Bit 3                                                                           | Bit 2                                                                                               | Bit 1     | Bit O    |  |
| Sync_ip_alarm | T4_status                                                  | phasemon_<br>alarm         | T4_inputs_<br>failed | AMI2_Viol                                                                       | AMI2_LOS                                                                                            | AMI1_Viol | AMI1_LOS |  |
| Bit No.       | Description                                                |                            |                      | <b>Bit Value</b>                                                                | Value Descriptio                                                                                    | n         |          |  |
| 1             | <i>AMI1_Viol</i><br>Mask bit for A                         | <i>MI1_Viol</i> interrupt. |                      | 0<br>1                                                                          | Input I1 cannot generate AMI violation interrupt<br>Input I1 can generate AMI violation interrupts. |           |          |  |
| 0             | <i>AMI1_LOS</i><br>Mask bit for <i>AMI1_LOS</i> interrupt. |                            |                      | 0<br>1                                                                          | Input I1 cannot g<br>Input I1 can gen                                                               |           |          |  |

**FINAL** 

#### Address (hex): 46

| Register Name | cnfg_freq_divn<br>[7:0] |       | Description | <ul> <li>(R/W) Bits [7:0] of the division<br/>factor for inputs using the Div<br/>feature.</li> </ul> |                         | Default Value              | 1111 1111 |
|---------------|-------------------------|-------|-------------|-------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|-----------|
| Bit 7         | Bit 6                   | Bit 5 | Bit 4       | Bit 3                                                                                                 | Bit 2                   | Bit 1                      | Bit O     |
|               |                         |       | divn_       | value[7:0]                                                                                            |                         |                            |           |
| Bit No.       | Description             |       |             | <b>Bit Value</b>                                                                                      | Value Descripti         | on                         |           |
| [7:0]         | divn_value[7:0]         |       |             | _                                                                                                     | See Reg. 47 ( <i>ci</i> | <i>nfg_freq_divn</i> ) for | details.  |

| Register Name | cnfg_freq_divn<br>[13:8] |       | Description | Description (R/W) Bits [13:8] of the division factor for inputs using the DivN feature. |                   |       | 0011 1111 |
|---------------|--------------------------|-------|-------------|-----------------------------------------------------------------------------------------|-------------------|-------|-----------|
| Bit 7         | Bit 6                    | Bit 5 | Bit 4       | Bit 3                                                                                   | Bit 2             | Bit 1 | Bit O     |
|               |                          |       |             | divn_v                                                                                  | value[13:8]       |       |           |
| Bit No.       | Description              |       |             | <b>Bit Value</b>                                                                        | Value Description | on    |           |
| [7:6]         | Not used.                |       |             | -                                                                                       | -                 |       |           |



DATASHEET

## ADVANCED COMMUNICATIONS Address (hex): 47 (cont...)

| Register Name | cnfg_freq_divn<br>[13:8]                                                                                                                                                                                                                                                                                                                                                                                                         | Description |       |           | 8] of the division<br>s using the DivN | Default Value                                | 0011 1111 |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-----------|----------------------------------------|----------------------------------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                            | Bit 5       | Bit 4 | Bit 3     | Bit 2                                  | Bit 1                                        | Bit O     |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |       | divn_v    | alue[13:8]                             |                                              |           |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |             |       | Bit Value | Value Descripti                        | on                                           |           |
| [5:0]         | o) divn_value[13:8]<br>This register, in conjunction with Reg. 46<br>(cnfg_freq_divn) represents the integer value by<br>which to divide inputs that use the DivN pre-divider.<br>The divn feature supports input frequencies up to a<br>maximum of 100 MHz; therefore, the maximum<br>value that should be written to this register is 30D3<br>hex (12499 dec). Use of higher DivN values may<br>result in unreliable behavior. |             |       |           |                                        | ency will be divide<br>s 1. i.e. to divide b |           |

**FINAL** 

| Register Name | cnfg_monitors                                                               |                                                                                           | Description<br>Bit 4                                                        | (R/W) Configuration register<br>controlling several input<br>monitoring and switching options. |                                                                                                                                                                                                                | <b>Default Value</b>                                                            | 0000 0101* |  |  |
|---------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------|--|--|
| Bit 7         | Bit 6                                                                       | Bit 5                                                                                     |                                                                             | Bit 3                                                                                          | Bit 2                                                                                                                                                                                                          | Bit 1                                                                           | Bit O      |  |  |
| freq_mon_clk  | los_flag_on_<br>TDO                                                         | ext_switch                                                                                | PBO_freeze                                                                  | PBO_en                                                                                         | freq_monitor_<br>soft_enable                                                                                                                                                                                   | freq_monitor_<br>hard_enable                                                    |            |  |  |
| Bit No.       | Description                                                                 |                                                                                           |                                                                             | Bit Value                                                                                      | Value Description                                                                                                                                                                                              |                                                                                 |            |  |  |
| 7             | monitors to be e                                                            | source of the cloc<br>ither from the ou<br>crystal oscillator.                            |                                                                             | 0<br>1                                                                                         | Frequency monitors clocked by output of TO DPLI<br>Frequency monitors clocked by crystal oscillator<br>frequency.                                                                                              |                                                                                 |            |  |  |
| 6             | from the TO DPL<br>enabled this will<br>1149.1 JTAG sta<br>pin. When enable | ther the <i>main_re</i><br>L is flagged on th<br>not strictly confo<br>indard for the fun | e TDO pin. If<br>rm to the IEEE<br>action of the TDO<br>Il simply mimic the | 0<br>1                                                                                         | Normal mode, TDO complies with IEEE 1149<br>TDO pin used to indicate the state of the<br><i>main_ref_fail</i> interrupt status. This allows a<br>to have a hardware indication of a source fa<br>very rapidly. |                                                                                 |            |  |  |
| 5             | mode, the device                                                            | a-fast switching n                                                                        | node. When in this<br>locked-to source<br>ng input cycles.                  | 0<br>1                                                                                         | Bucket or frequ                                                                                                                                                                                                | ted source only disc<br>uency monitors.<br>ted source disquali<br>input cycles. |            |  |  |

## ACS8530 SETS

DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 48 (cont...)

| Register Name | cnfg_monitors                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                                                  | (R/W) Configur<br>controlling sev<br>monitoring and |                                                     | <b>Default Value</b>                              | 0000 0101*                               |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|------------------------------------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                         | Bit 5                                                                                                                                                                                                                                          | Bit 4                                                                                                                                                                                                                                                                                        | Bit 3                                               | Bit 2                                               | Bit 1                                             | Bit O                                    |
| freq_mon_clk  | los_flag_on_<br>TDO                                                                                                                                                                                                                                                           | ultra_fast_<br>switch                                                                                                                                                                                                                          | ext_switch                                                                                                                                                                                                                                                                                   | PBO_freeze                                          | PBO_en                                              | freq_monitor_<br>soft_enable                      | freq_monitor_<br>hard_enable             |
| Bit No.       | Description                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                | Bit Value Value Description                                                                                                                                                                                                                                                                  |                                                     |                                                     |                                                   |                                          |
| 4             | external switchi<br>to lock to a pair<br>priority of input<br>is <i>High</i> , the dew<br>regardless of th<br>programmed pr<br>be forced to loc<br>programmed pr<br>SRCSW pin is <i>L</i><br>to input I4 rega<br>input. If the pro<br>then it will be for<br>* The default va | of sources. If the<br>13 is non-zero, the<br>ice will be forced<br>is signal present<br>iority of input 13<br>k to input 15 inst-<br>iority of input 14<br>iow, the device wi<br>rdless of the sign<br>grammed priority<br>preed to lock to in | vice is only allowed<br>e programmed<br>en the SRCSWIT pin<br>I to lock to input I3<br>on that input. If the<br>is zero, then it will<br>ead. If the<br>s non-zero, then the<br>ill be forced to lock<br>nal present on that<br>of input I4 is zero,<br>nput I6 instead.<br>dependent on the | 0<br>1                                              |                                                     | e switching mode e<br>evice is always forc        | enabled. Operating<br>eed to be "locked" |
| 3             | operation. If Ph<br>there have been<br>input-output ph<br>unknown. If Pha<br>then it can be fi<br>input-output ph<br>further Phase B<br>disabling Phase                                                                                                                       | n some source su<br>ase relationship<br>ase Build-out is n<br>rozen. This will m<br>ase relationship,<br>uild-out events to<br>Build-out could                                                                                                 | s been enabled and<br>witches, then the<br>of the TO DPLL is<br>o longer required,<br>aintain the current                                                                                                                                                                                    | 0<br>1                                              | Phase Build-ou<br>Phase Build-ou<br>events will occ | it frozen, no furthe                              | r Phase Build-out                        |
| 2             | switching. Wher<br>triggered every                                                                                                                                                                                                                                            | time the TO DPLI                                                                                                                                                                                                                               | e Build-out event is                                                                                                                                                                                                                                                                         | 0<br>1                                              | degrees phase                                       | it not enabled. TO l<br>e.<br>it enabled on sourc |                                          |
| 1             |                                                                                                                                                                                                                                                                               | oft_enable<br>le frequency mor<br>ces using soft fre                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                              | 0<br>1                                              |                                                     | monitor alarms di<br>monitor alarms er            |                                          |
| 0             |                                                                                                                                                                                                                                                                               | <i>hard_enable</i><br>le frequency mor<br>ces using hard fre                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                              | 0<br>1                                              | Hard frequenc<br>Hard frequenc                      | y monitor alarms d<br>y monitor alarms e          | isabled.<br>nabled.                      |

**FINAL** 



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 49

| Register Name | cnfg_freq_mon_                                                                                                                                                                 | threshold                           | Description                          |           |                                                                                                                                                                                           | Default Value                                                                             | 0010 0011                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------|
| Bit 7         | Bit 6                                                                                                                                                                          | Bit 5                               | Bit 4                                | Bit 3     | Bit 2                                                                                                                                                                                     | Bit 1                                                                                     | Bit O                              |
|               | soft_frequency_                                                                                                                                                                | _alarm_thresho                      | ld                                   |           | hard_frequenc                                                                                                                                                                             | y_alarm_threshold                                                                         | d                                  |
| Bit No.       | Description                                                                                                                                                                    |                                     |                                      | Bit Value | Value Descript                                                                                                                                                                            | ion                                                                                       |                                    |
| [7:4]         | <i>soft_frequency_alarm_threshold</i><br>Threshold to trigger the soft frequency alarms in the<br><i>sts_reference_sources</i> registers.<br>This is only used for monitoring. |                                     |                                      | -         | To calculate the limit in ppm, add one to the value in the register, and multiply by 3.81 p limit is symmetrical about zero. A value of 0 corresponds to an alarm limit of $\pm 11.43$ pp |                                                                                           |                                    |
| [3:0]         | <i>hard_frequency_</i><br>Threshold to trigg<br>the s <i>ts_referenc</i><br>cause a referenc                                                                                   | ger the hard fre<br>e_sources regis | quency alarms in<br>sters, which can |           | value in the reg<br>limit is symmet                                                                                                                                                       | e limit in ppm, add<br>jister, and multiply<br>rical about zero. A<br>an alarm limit of ± | by 3.81 ppm. The value of 0011 bir |

**FINAL** 

| Register Name | cnfg_current_fre<br>threshold                                                  | eq_mon_                                                                                                                       | Description                                                        | (R/W) Register to set both the<br>hard and soft frequency alarm<br>limits for the monitors on the<br>currently selected reference<br>source. |                                     | Default Value                                                                             | 0010 0011                          |
|---------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------|
| Bit 7         | Bit 6                                                                          | Bit 5                                                                                                                         | Bit 4                                                              | Bit 3                                                                                                                                        | Bit 2                               | Bit 1                                                                                     | Bit O                              |
| CL            | urrent_soft_freque                                                             | ncy_alarm_threst                                                                                                              | hold                                                               | C                                                                                                                                            | urrent_hard_frequ                   | uency_alarm_thres                                                                         | shold                              |
| Bit No.       | Description                                                                    |                                                                                                                               |                                                                    | Bit Value                                                                                                                                    | Value Descript                      | ion                                                                                       |                                    |
| [7:4]         | Threshold to trigg<br>sts_reference_so<br>currently selecte<br>source can be m | quency_alarm_th<br>ger the soft freque<br>ources register ap<br>d source.The curr<br>onitored for freque<br>all other sources | ency alarm in the<br>plying to the<br>ently selected<br>ency using | -                                                                                                                                            | value in the reg<br>limit is symmet | e limit in ppm, add<br>jister, and multiply<br>rical about zero. A<br>an alarm limit of ± | by 3.81 ppm. The value of 0010 bin |
| [3:0]         | Threshold to trigg                                                             | <i>ources</i> register ap                                                                                                     | ency alarm in the                                                  |                                                                                                                                              | value in the reg<br>limit is symmet | e limit in ppm, add<br>jister, and multiply<br>rical about zero. A<br>an alarm limit of ± | by 3.81 ppm. The value of 0011 bin |

### ADVANCED COMMUNICATIONS

### Address (hex): 4B

| Register Name | cnfg_registers_s                                 | ource_select                                              | Description      | (R/W) Register source of many | to select the<br>of the registers. | Default Value                          | 0000 0000     |
|---------------|--------------------------------------------------|-----------------------------------------------------------|------------------|-------------------------------|------------------------------------|----------------------------------------|---------------|
| Bit 7         | Bit 6                                            | Bit 5                                                     | Bit 4            | Bit 3                         | Bit 2                              | Bit 1                                  | Bit O         |
|               |                                                  |                                                           | T4_T0_select     | f                             | requency_measure                   | ement_channel_s                        | elect         |
| Bit No.       | Description                                      |                                                           |                  | Bit Value                     | Value Descripti                    | on                                     |               |
| [7:5]         | Not used.                                        |                                                           |                  | -                             | -                                  |                                        |               |
| 4             | T4_T0_select                                     |                                                           |                  | 0                             | TO path register                   | rs selected.                           |               |
|               | Bit to select betw<br>Reg. OA, OB ( <i>sts</i> _ | .priority_table)<br>07 (sts_current_<br>nfg_ref_selection | _DPLL_frequency) | 1                             | T4 path register                   |                                        |               |
| [3:0]         | frequency_meas                                   | urement_chann                                             | el_select        | 0000                          | Not used- refers                   | s to no input chan                     | nel.          |
|               | Register to select                               |                                                           |                  | 0001                          |                                    | surement taken fr                      |               |
|               | frequency measu                                  |                                                           |                  | 0010                          |                                    | surement taken fr                      |               |
|               | (sts_freq_measu                                  | <i>rement</i> ) is taker                                  | n from.          | 0011                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 0100                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 0101                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 0110<br>0111                  |                                    | surement taken fr<br>surement taken fr |               |
|               |                                                  |                                                           |                  | 1000                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1000                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1010                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1011                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1100                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1101                          |                                    | surement taken fr                      |               |
|               |                                                  |                                                           |                  | 1110                          | Frequency mea                      | surement taken fr                      | om input I14. |
|               |                                                  |                                                           |                  | 1111                          | Not used- refers                   | s to no input chan                     | nel.          |

**FINAL** 

DATASHEET

ACS8530 SETS

## ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 4C

| Register Name | sts_freq_measurement                                                                                                                                                                                                                                                                                                                                                                                                                                             |       | Description |               | from which the surement result |                                                             |                |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|---------------|--------------------------------|-------------------------------------------------------------|----------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bit 5 | Bit 4       | Bit 3         | Bit 2                          | Bit 1                                                       | Bit O          |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | freq_measu  | urement_value |                                |                                                             |                |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |             | Bit Value     | Value Descripti                | on                                                          |                |
| [7:0]         | <i>freq_measurement_value</i><br>This represents the value of the frequency<br>measurement on the channel number selected in<br>Reg. 4B ( <i>cnfg_registers_source_select</i> ). This value<br>will represent the offset in frequency from the clock<br>to the frequency monitors. This can be either the<br>crystal oscillator to the device, or the output of the<br>TO DPLL as selected in Bit 7 ( <i>freq_mon_clk</i> ) of<br>Reg. 48 <i>cnfg_monitors</i> . |       |             |               | calculate the of               | 2's complement s<br>fset in ppm of the<br>ilue should be mu | selected input |

**FINAL** 

| Register Name        | cnfg_DPLL_soft_lin                                                                                                                                               | nit                                                                                  | Description                                                            | soft frequency<br>DPLLs. Exceedi | to program the<br>limit of the two<br>ing this limit will<br>beyond triggering a | Default Value     | 1000 1110                                              |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------|-------------------|--------------------------------------------------------|
| Bit 7                | Bit 6                                                                                                                                                            | Bit 5                                                                                | Bit 4                                                                  | Bit 3                            | Bit 2                                                                            | Bit 1             | Bit O                                                  |
| freq_lim_ph_<br>loss |                                                                                                                                                                  |                                                                                      | D                                                                      | PLL_soft_limit_v                 | value                                                                            |                   |                                                        |
| Bit No.              | Description                                                                                                                                                      |                                                                                      |                                                                        | Bit Value                        | Value Description                                                                | n                 |                                                        |
| 7                    | freq_lim_ph_loss<br>Bit to enable the ph<br>DPLL hits its hard fr<br>Reg. 41 and Reg. 4<br>results in the DPLL e<br>time the DPLL track                          | equency limit<br>2 ( <i>cnfg_DPLL_</i><br>entering the pl                            | as programmed in<br>_ <i>freq_limit</i> ). This<br>hase lost state any | 0<br>1                           | Phase lost/locke<br>Phase lost forced                                            |                   |                                                        |
| [6:0]                | DPLL_soft_limit_val<br>Register to program<br>DPLLs tracks a sour<br>frequency alarm fla<br>sts_operating). This<br>crystal oscillator fre<br>programmed calibra | to what exter<br>ce before rais<br>g (Bits 5 and 4<br>offset is com<br>quency taking | sing its soft<br>4 of Reg. 09,<br>pared to the                         |                                  |                                                                                  | ne limit is symme | oly this 7-bit value<br>etrical about zero.<br>lent to |

### ACS8530 SETS

| ADVANCE       | O COMMUNI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CATIONS | FIN                                                                                                                                                 | IAL                                                  |                                    |                    | DATASHE       |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------|--------------------|---------------|
| ddress (hex): | : 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |                                                                                                                                                     |                                                      |                                    |                    |               |
| egister Name  | cnfg_upper_threshold_0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         | Description                                                                                                                                         | (R/W) Register<br>activity alarm s<br>Leaky Bucket ( |                                    | Default Value      | 0000 0110     |
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Bit 5   | Bit 4                                                                                                                                               | Bit 3                                                | Bit 2                              | Bit 1              | Bit O         |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         | upper_thres                                                                                                                                         | shold_0_value                                        |                                    |                    |               |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                                                                                                                                     | Bit Value                                            | Value Descript                     | ion                |               |
| [7:0]         | <i>upper_threshold_0_value</i><br>The Leaky Bucket operates on a 128 ms cy<br>during a cycle, it detects that an input has<br>failed or has been erratic, then for each cyu<br>which this occurs, the accumulator is incre<br>by 1, and for each period of 1, 2, 4, or 8 cy<br>programmed in Reg. 53 ( <i>cnfg_decay_rate_</i><br>which this does not occur, the accumulator<br>decremented by 1.<br>When the accumulator count reaches the v<br>programmed as the <i>upper_threshold_0_va</i> |         | input has either<br>for each cycle in<br>tor is incremented<br>, 4, or 8 cycles, as<br><i>lecay_rate_0</i> , in<br>ccumulator is<br>aches the value | -                                                    | Value at which<br>inactivity alarm | the Leaky Bucket i | will raise an |

| egister Name | cnfg_lower_threshold_0 Description                           |                                                                                                                                                |                                                                                            | . , .         | to program the<br>esetting limit for<br>configuration 0. | Default Value      | 0000 0100     |
|--------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------|--------------------|---------------|
| Bit 7        | Bit 6                                                        | Bit 5                                                                                                                                          | Bit 4                                                                                      | Bit 3         | Bit 2                                                    | Bit 1              | Bit O         |
|              |                                                              |                                                                                                                                                | lower_thres                                                                                | shold_0_value |                                                          |                    |               |
| Bit No.      | Description                                                  |                                                                                                                                                |                                                                                            | Bit Value     | Value Descripti                                          | on                 |               |
| [7:0]        | during a cycle, it<br>failed or has bee<br>which this occurs | t operates on a<br>detects that an<br>n erratic, then f<br>s, the accumula<br>h period of 1, 2<br>Reg. 53 ( <i>cnfg_d</i><br>not occur, the ac | or each cycle in<br>tor is incremented<br>, 4, or 8 cycles, as<br><i>ecay_rate_0</i> ), in | -             | Value at which inactivity alarm                          | the Leaky Bucket v | will reset an |

DATASHEET

### ADVANCED COMMUNICATIONS

SEMTECH

### Address (hex): 52

| Register Name | cnfg_bucket_size                                                             | <u>9_</u> 0                                                                                                                                                           | Description                                                                                                   | (R/W) Register<br>maximum size<br>Bucket Configu |                | Default Value                         | 0000 1000<br>Bit 0 |
|---------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|---------------------------------------|--------------------|
| Bit 7         | Bit 6                                                                        | Bit 5                                                                                                                                                                 | Bit 4                                                                                                         | Bit 3                                            | Bit 2          | Bit 1                                 |                    |
|               |                                                                              |                                                                                                                                                                       | bucket_si                                                                                                     | ize_0_value                                      |                |                                       |                    |
| Bit No.       | Description                                                                  |                                                                                                                                                                       |                                                                                                               | Bit Value                                        | Value Descript | ion                                   |                    |
| [7:0]         | by 1, and for eacl<br>programmed in R<br>which this does n<br>decremented by | t operates on a<br>detects that an<br>n erratic, then f<br>, the accumula<br>h period of 1, 2<br>teg. 53 ( <i>cnfg_d</i><br>not occur, the ar<br>1.<br>e Bucket canno | input has either<br>or each cycle in<br>tor is incremented<br>, 4, or 8 cycles, as<br><i>ecay_rate_0</i> , in |                                                  |                | the Leaky Bucket even with further in |                    |

**FINAL** 

| Register Name | cnfg_decay_rate_0                                                                                                                                                                                                                                                      |                 | Description       |           | to program the<br>k″ rate for Leaky<br>ration 0. | Default Value      | 0000 0001   |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|-----------|--------------------------------------------------|--------------------|-------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                  | Bit 5           | Bit 4             | Bit 3     | Bit 2                                            | Bit 1              | Bit O       |
|               |                                                                                                                                                                                                                                                                        |                 |                   |           |                                                  | decay_r            | ate_0_value |
| Bit No.       | Description                                                                                                                                                                                                                                                            |                 |                   | Bit Value | Value Description                                | on                 |             |
| [7:2]         | Not used.                                                                                                                                                                                                                                                              |                 |                   | -         | -                                                |                    |             |
| [1:0]         | decay_rate_0_value                                                                                                                                                                                                                                                     | ò               |                   | 00        | Bucket decay ra                                  | ite of 1 every 128 | ms.         |
|               | The Leaky Bucket of                                                                                                                                                                                                                                                    | perates on a 1  | 128 ms cycle. If, | 01        | Bucket decay ra                                  | ite of 1 every 256 | ms.         |
|               | during a cycle, it det                                                                                                                                                                                                                                                 | ects that an ii | nput has either   | 10        | Bucket decay ra                                  | ite of 1 every 512 | ms.         |
|               | failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in this register, in which this does not<br>occur, the accumulator is decremented by 1. |                 |                   | 11        | Bucket decay ra                                  | ite of 1 every 102 | 4 ms.       |
|               | The Leaky Bucket ca<br>"decay" at the same<br>effectively at one ha<br>the fill rate.                                                                                                                                                                                  | rate as the "   | fill" cycle, or   |           |                                                  |                    |             |

### ACS8530 SETS

| ddress (hex) | D COMMUNI<br>54                                                                                                                                                                                                                                                                                                                                                                                        |                 |                                                                                                                                   |                  |                                                         |                  |               |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------|------------------|---------------|
| egister Name | cnfg_upper_thre.                                                                                                                                                                                                                                                                                                                                                                                       | shold_1         | Description                                                                                                                       | activity alarm s | to program the<br>setting limit for<br>Configuration 1. | Default Value    | 0000 0110     |
| Bit 7        | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                  | Bit 5           | Bit 4                                                                                                                             | Bit 3            | Bit 2                                                   | Bit 1            | Bit O         |
|              |                                                                                                                                                                                                                                                                                                                                                                                                        |                 | upper_thre                                                                                                                        | shold_1_value    |                                                         |                  |               |
| Bit No.      | Description                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                                                                                                                   | Bit Value        | Value Descript                                          | ion              |               |
| [7:0]        | <i>upper_threshold_1_value</i><br>The Leaky Bucket operates on a 128 ms cy<br>during a cycle, it detects that an input has a<br>failed or has been erratic, then for each cyc<br>which this occurs, the accumulator is increa-<br>by 1, and for each period of 1, 2, 4, or 8 cyc<br>programmed in Reg. 57 ( <i>cnfg_decay_rate_</i><br>which this does not occur, the accumulator<br>decremented by 1. |                 | input has either<br>for each cycle in<br>tor is incremented<br>, 4, or 8 cycles, as<br><i>lecay_rate_1</i> ), in<br>ccumulator is |                  | Value at which<br>inactivity alarm                      | the Leaky Bucket | will raise an |
|              | When the accum<br>programmed as t<br>Leaky Bucket rais                                                                                                                                                                                                                                                                                                                                                 | the upper_three | shold_1_value, the                                                                                                                |                  |                                                         |                  |               |

| egister Name | cnfg_lower_threshold_1 Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |             | . , ,                              | to program the esetting limit for configuration 1. | Default Value 0000 0100 |       |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------------------------------|----------------------------------------------------|-------------------------|-------|
| Bit 7        | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bit 5 | Bit 4       | Bit 3                              | Bit 2                                              | Bit 1                   | Bit O |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       | lower_thres | shold_1_value                      |                                                    |                         |       |
| Bit No.      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |             | Bit Value                          | Value Descripti                                    | on                      |       |
| [7:0]        | <b>Description</b><br><i>lower_threshold_1_value</i><br>The Leaky Bucket operates on a 128 ms cycle. If,<br>during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in Reg. 57 ( <i>cnfg_decay_rate_1</i> ), in<br>which this does not occur, the accumulator is<br>decremented by 1. |       | -           | Value at which<br>inactivity alarm | the Leaky Bucket v                                 | will reset an           |       |

DATASHEET

### ADVANCED COMMUNICATIONS

SEMTECH

### Address (hex): 56

| Register Name | cnfg_bucket_size                                                             | <u>9_1</u>                                                                                                                                           | Description                                                                                                      |             | r to program the <b>Default Value</b> 0000<br>e limit for Leaky<br>uration 1. |                                          |       |
|---------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------|------------------------------------------|-------|
| Bit 7         | Bit 6                                                                        | Bit 5                                                                                                                                                | Bit 4                                                                                                            | Bit 3       | Bit 2                                                                         | Bit 1                                    | Bit O |
|               |                                                                              |                                                                                                                                                      | bucket_si                                                                                                        | ize_1_value |                                                                               |                                          |       |
| Bit No.       | Description                                                                  |                                                                                                                                                      |                                                                                                                  | Bit Value   | Value Descript                                                                | ion                                      |       |
| [7:0]         | by 1, and for eacl<br>programmed in R<br>which this does r<br>decremented by | t operates on a<br>detects that an<br>n erratic, then f<br>s, the accumula<br>h period of 1, 2<br>Reg. 57 ( <i>cnfg_d</i><br>not occur, the ac<br>1. | input has either<br>for each cycle in<br>tor is incremented<br>, 4, or 8 cycles, as<br><i>lecay_rate_1</i> ), in |             |                                                                               | the Leaky Bucket<br>even with further in |       |

**FINAL** 

| Register Name | cnfg_decay_rate_1                                                                                                                                                                                                                                                                                                             |                  | Description       |           | to program the<br>k" rate for Leaky<br>ration 1. | Default Value      | 0000 0001 |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------|--------------------------------------------------|--------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                         | Bit 5            | Bit 4             | Bit 3     | Bit 2                                            | Bit 1              | Bit O     |
|               |                                                                                                                                                                                                                                                                                                                               |                  |                   |           |                                                  | decay_rate_1_value |           |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                   |                  |                   | Bit Value | Value Description                                | on                 |           |
| [7:2]         | Not used.                                                                                                                                                                                                                                                                                                                     |                  |                   | -         | -                                                |                    |           |
| [1:0]         | decay_rate_1_value                                                                                                                                                                                                                                                                                                            | е                |                   | 00        | Bucket decay ra                                  | nte of 1 every 128 | ms.       |
|               | The Leaky Bucket o                                                                                                                                                                                                                                                                                                            | perates on a 1   | 128 ms cycle. If, | 01        | Bucket decay ra                                  | ate of 1 every 256 | ms.       |
|               | during a cycle, it de                                                                                                                                                                                                                                                                                                         | tects that an ii | nput has either   | 10        | Bucket decay rate of 1 every 512 ms.             |                    |           |
|               | during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in this register, in which this does not<br>occur, the accumulator is decremented by 1. |                  |                   |           | Bucket decay ra                                  | ite of 1 every 102 | 4 ms.     |
|               | The Leaky Bucket c<br>"decay" at the same<br>effectively at one ha<br>the fill rate.                                                                                                                                                                                                                                          | e rate as the "  | fill″ cycle, or   |           |                                                  |                    |           |

### ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 58

| Register Name | cnfg_upper_threshold_2 Bit 6 Bit 5                                                                                                                                  |                                                                                                                                                                                                 | Description                                                                                                                                                      | (R/W) Register to program the<br>activity alarm setting limit for<br>Leaky Bucket Configuration 2. |                                    | Default Value      | 0000 0110     |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------|--------------------|---------------|
| Bit 7         |                                                                                                                                                                     |                                                                                                                                                                                                 | Bit 4                                                                                                                                                            | Bit 3                                                                                              | Bit 2                              | Bit 1              | Bit O         |
|               |                                                                                                                                                                     |                                                                                                                                                                                                 | upper_thre.                                                                                                                                                      | shold_2_value                                                                                      |                                    |                    |               |
| Bit No.       | Description                                                                                                                                                         |                                                                                                                                                                                                 |                                                                                                                                                                  | Bit Value                                                                                          | Value Descript                     | on                 |               |
| [7:0]         | during a cycle, it of<br>failed or has been<br>which this occurs<br>by 1, and for each<br>programmed in R<br>which this does n<br>decremented by<br>When the accume | t operates on a<br>detects that an<br>n erratic, then t<br>, the accumula<br>n period of 1, 2<br>leg. 5B ( <i>cnfg_a</i><br>iot occur, the a<br>1.<br>ulator count re<br>he <i>upper_thre</i> . | For each cycle in<br>tor is incremented<br>(2, 4, or 8 cycles, as<br><i>lecay_rate_2</i> ), in<br>ccumulator is<br>aches the value<br><i>shold_2_value</i> , the |                                                                                                    | Value at which<br>inactivity alarm | the Leaky Bucket • | will raise an |

**FINAL** 

| Register Name | cnfg_lower_thres                                                                                                                                               | shold_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description | (R/W) Register to program the activity alarm resetting limit for Leaky Bucket Configuration 2. |                                    | Default Value      | 0000 0100<br>Bit 0 |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------|------------------------------------|--------------------|--------------------|
| Bit 7         | Bit 6 Bit 5                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit 4       | Bit 3                                                                                          | Bit 2                              | Bit 1              |                    |
|               |                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lower_thre. | shold_2_value                                                                                  |                                    |                    |                    |
| Bit No.       | Description                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | Bit Value                                                                                      | Value Descripti                    | on                 |                    |
| [7:0]         | The Leaky Bucke<br>during a cycle, it<br>failed or has bee<br>which this occurs<br>by 1, and for eac<br>programmed in F<br>which this does r<br>decremented by | <b>Description</b><br><i>lower_threshold_2_value</i><br>The Leaky Bucket operates on a 128 ms cycle. If,<br>during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in Reg. 5B ( <i>cnfg_decay_rate_2</i> ), in<br>which this does not occur, the accumulator is<br>decremented by 1.<br>The <i>lower_threshold_2_value</i> is the value at which |             |                                                                                                | Value at which<br>inactivity alarm | the Leaky Bucket v | will reset an      |

DATASHEET

ADVANCED COMMUNICATIONS

SEMTECH

### Address (hex): 5A

| Register Name | cnfg_bucket_size_2                    |       | Description | (R/W) Register<br>maximum size<br>Bucket Configu |                                       | Default Value | 0000 1000 |
|---------------|---------------------------------------|-------|-------------|--------------------------------------------------|---------------------------------------|---------------|-----------|
| Bit 7         | Bit 6                                 | Bit 5 | Bit 4       | Bit 3                                            | Bit 2                                 | Bit 1         | Bit O     |
|               |                                       |       | bucket_s    | ize_2_value                                      |                                       |               |           |
| Bit No.       | Description                           |       |             | Bit Value                                        | Value Descript                        | on            |           |
| [7:0]         | · · · · · · · · · · · · · · · · · · · |       |             |                                                  | the Leaky Bucket ween with further in | •             |           |

**FINAL** 

| Register Name | cnfg_decay_rate_2                                                                                                                                                                                                                                                                                                             |                | Description       |           | to program the<br>k″ rate for Leaky<br>ration 2. | Default Value      | 0000 0001   |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|-----------|--------------------------------------------------|--------------------|-------------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                                                         | Bit 5          | Bit 4             | Bit 3     | Bit 2                                            | Bit 1              | Bit O       |
|               |                                                                                                                                                                                                                                                                                                                               |                |                   |           |                                                  | decay_r            | ate_2_value |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                   |                |                   | Bit Value | Value Description                                | on                 |             |
| [7:2]         | Not used.                                                                                                                                                                                                                                                                                                                     |                |                   | -         | -                                                |                    |             |
| [1:0]         | decay_rate_2_value                                                                                                                                                                                                                                                                                                            | ò              |                   | 00        | Bucket decay ra                                  | te of 1 every 128  | ms.         |
|               | The Leaky Bucket op                                                                                                                                                                                                                                                                                                           | perates on a ? | 128 ms cycle. If, | 01        | Bucket decay ra                                  | ite of 1 every 256 | ms.         |
|               | during a cycle, it det                                                                                                                                                                                                                                                                                                        | ects that an i | nput has either   | 10        | Bucket decay rate of 1 every 512 ms.             |                    |             |
|               | during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in this register, in which this does not<br>occur, the accumulator is decremented by 1. |                |                   |           | Bucket decay ra                                  | te of 1 every 102  | 4 ms.       |
|               | The Leaky Bucket ca<br>"decay" at the same<br>effectively at one ha<br>the fill rate.                                                                                                                                                                                                                                         | rate as the "  | fill" cycle, or   |           |                                                  |                    |             |

## ACS8530 SETS

Bit 1

DATASHEET

0000 0110

Bit 0

#### ADVANCED COMMUNICATIONS **FINAL** Address (hex): 5C **Register Name** *cnfg\_upper\_threshold\_3* Description (R/W) Register to program the **Default Value** activity alarm setting limit for Leaky Bucket Configuration 3. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 upper\_threshold\_3\_value ..... \_ . .. .... \_ . ..

| Bit No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bit Value | Value Description                                               |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------|
| [7:0]   | <i>upper_threshold_3_value</i><br>The Leaky Bucket operates on a 128 ms cycle. If,<br>during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in Reg. 5F ( <i>cnfg_decay_rate_3</i> ), in<br>which this does not occur, the accumulator is<br>decremented by 1. | -         | Value at which the Leaky Bucket will raise an inactivity alarm. |
|         | When the accumulator count reaches the value programmed as the <i>upper_threshold_3_value</i> , the Leaky Bucket raises an input inactivity alarm.                                                                                                                                                                                                                                                                                            |           |                                                                 |

| Register Name | cnfg_lower_threshold_3 Bit 6 Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                  |  | Description | (R/W) Register to program the activity alarm resetting limit for Leaky Bucket Configuration 3. |                                 | Default Value      | 0000 0100     |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|------------------------------------------------------------------------------------------------|---------------------------------|--------------------|---------------|
| Bit 7         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  | Bit 4       | Bit 3                                                                                          | Bit 2                           | Bit 1              | Bit O         |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  | lower_thres | shold_3_value                                                                                  |                                 |                    |               |
| Bit No.       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             | Bit Value                                                                                      | Value Descripti                 | on                 |               |
| [7:0]         | <b>Description</b><br><i>lower_threshold_3_value</i><br>The Leaky Bucket operates on a 128 ms cycle. If,<br>during a cycle, it detects that an input has either<br>failed or has been erratic, then for each cycle in<br>which this occurs, the accumulator is incremented<br>by 1, and for each period of 1, 2, 4, or 8 cycles, as<br>programmed in Reg. 5F ( <i>cnfg_decay_rate_3</i> ), in<br>which this does not occur, the accumulator is<br>decremented by 1. |  |             | -                                                                                              | Value at which inactivity alarm | the Leaky Bucket v | will reset an |

### ACS8530 SETS

DATASHEET

| ADVANCED COMMUNICATIONS |
|-------------------------|
|-------------------------|

### Address (hex): 5E

| Register Name | cnfg_bucket_size_3                  |       | Description (R/W) Register<br>maximum size I<br>Bucket Configu |             |                                       |       | 0000 1000 |
|---------------|-------------------------------------|-------|----------------------------------------------------------------|-------------|---------------------------------------|-------|-----------|
| Bit 7         | Bit 6                               | Bit 5 | Bit 4                                                          | Bit 3       | Bit 2                                 | Bit 1 | Bit O     |
|               |                                     |       | bucket_s                                                       | ize_3_value |                                       |       |           |
| Bit No.       | Description                         |       |                                                                | Bit Value   | Value Descript                        | ion   |           |
| [7:0]         |                                     |       |                                                                |             | the Leaky Bucket even with further in | •     |           |
|               | The number in th<br>programmed into |       | ot exceed the value                                            |             |                                       |       |           |

FINAL

| Register Name | cnfg_decay_rate_3                                                                                                                         |                                                                      | Description                                                                  |           | to program the<br>k" rate for Leaky<br>ration 3. | Default Value      | 0000 0001 |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|--------------------------------------------------|--------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                     | Bit 5                                                                | Bit 4                                                                        | Bit 3     | Bit 2                                            | Bit 1              | Bit O     |
|               |                                                                                                                                           |                                                                      |                                                                              |           |                                                  | decay_rate_3_value |           |
| Bit No.       | Description                                                                                                                               |                                                                      |                                                                              | Bit Value | Value Description                                | on                 |           |
| [7:2]         | Not used.                                                                                                                                 |                                                                      |                                                                              | -         | -                                                |                    |           |
| [1:0]         | decay_rate_3_value                                                                                                                        | ò                                                                    |                                                                              | 00        | Bucket decay ra                                  | te of 1 every 128  | ms.       |
|               | The Leaky Bucket o                                                                                                                        |                                                                      |                                                                              | 01        |                                                  | ite of 1 every 256 |           |
|               | during a cycle, it def                                                                                                                    |                                                                      |                                                                              | 10        | Bucket decay rate of 1 every 512 ms.             |                    |           |
|               | failed or has been e<br>which this occurs, th<br>by 1, and for each p<br>programmed in this<br>occur, the accumula<br>The Leaky Bucket ca | ne accumulato<br>eriod of 1, 2,<br>register, in wh<br>ator is decrem | or is incremented<br>4, or 8 cycles, as<br>hich this does not<br>ented by 1. | 11        | Bucket decay ra                                  | ite of 1 every 102 | 4 ms.     |
|               | "decay" at the same<br>effectively at one ha<br>the fill rate.                                                                            | e rate as the "                                                      | fill" cycle, or                                                              |           |                                                  |                    |           |

### ADVANCED COMMUNICATIONS

### Address (hex): 60

| Register Name | cnfg_output_freq<br>(TO1 & TO2)                                                                                                                | uency                                                                        | Description                                                                    |                                                                                                                              | to configure and<br>uencies available<br>and TO2.                                                                                                                                                                                                                                                                     | Default Value                                                                                                                      | 1000 0101 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                          | Bit 5                                                                        | Bit 4                                                                          | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                 | Bit 1                                                                                                                              | Bit O     |
|               | output_                                                                                                                                        | freq_2                                                                       |                                                                                |                                                                                                                              | output_                                                                                                                                                                                                                                                                                                               | _freq_1                                                                                                                            |           |
| Bit No.       | Description                                                                                                                                    |                                                                              |                                                                                | Bit Value                                                                                                                    | Value Description                                                                                                                                                                                                                                                                                                     | n                                                                                                                                  |           |
| [7:4]         | output_freq_2<br>Configuration of the<br>output TO2. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the out | of the frequence<br>frequencies of f<br>e are configured<br>detail see the d | ies available are<br>the TO APLL and<br>d in Reg. 64 and<br>etailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39<br>Digital1 (Reg. 39<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence                                           | <i>cnfg_digital_free</i><br>cy/48.<br>cy/16.<br>cy/12.<br>cy/8.<br>cy/6.<br>cy/4.<br>cy/48.<br>cy/48.<br>cy/16.<br>cy/16.<br>cy/8. |           |
| [3:0]         | output_freq_1<br>Configuration of tl<br>output TO1. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the ou   | of the frequence<br>frequencies of f<br>e are configured<br>detail see the d | ies available are<br>the TO APLL and<br>d in Reg. 64 and<br>etailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1011<br>1100<br>1101<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39<br>Digital1 (Reg. 39<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence | <i>cnfg_digital_free</i><br>cy/48.<br>cy/16.<br>cy/12.<br>cy/8.<br>cy/6.<br>cy/4.<br>cy/64.<br>cy/48.<br>cy/48.<br>cy/16.<br>cy/8. |           |

**FINAL** 

### ACS8530 SETS

DATASHEET

### ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 61

| Register Name | cnfg_output_freq<br>(TO3 & TO4)                                                                                                                | uency                                                                             | Description                                                                      |                                                                                                                              | uencies available                                                                                                                                                                                                                                                                                                                                                                                             | Default Value                                                                                            | 1000 0110 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------|
| Bit 7         | Bit 6                                                                                                                                          | Bit 5                                                                             | Bit 4                                                                            | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 1                                                                                                    | Bit O     |
|               | output_                                                                                                                                        | _freq_4                                                                           |                                                                                  |                                                                                                                              | output_1                                                                                                                                                                                                                                                                                                                                                                                                      | freq_3                                                                                                   |           |
| Bit No.       | Description                                                                                                                                    |                                                                                   |                                                                                  | Bit Value                                                                                                                    | Value Description                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                          |           |
| [7:4]         | output_freq_4<br>Configuration of the<br>output TO4. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the out | y of the frequence<br>e frequencies of<br>se are configured<br>e detail see the d | ties available are<br>the TO APLL and<br>d in Reg. 64 and<br>letailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39 d<br>Digital1 (Reg. 39 d<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>T4 APLL frequency<br>T4 APLL frequency<br>T4 APLL frequency<br>T4 APLL frequency<br>T4 APLL frequency                                                                                                          | cnfg_dīgital_fred<br>//48.<br>//16.<br>//12.<br>//8.<br>//4.<br>//4.<br>//48.<br>//16.<br>//16.<br>//8.  |           |
| [3:0]         | output_freq_3<br>Configuration of th<br>output TO3. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the ou   | y of the frequence<br>e frequencies of<br>se are configured<br>e detail see the d | ties available are<br>the TO APLL and<br>d in Reg. 64 and<br>letailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1011<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39 d<br>Digital1 (Reg. 39 d<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>TO APLL frequency<br>T4 APLL frequency | cnfg_digital_free<br>//48.<br>//16.<br>//12.<br>//8.<br>//6.<br>//4.<br>//64.<br>//48.<br>//16.<br>//16. |           |

**FINAL** 

### ADVANCED COMMUNICATIONS

### Address (hex): 62

| Register Name | cnfg_output_freq<br>(T05 & T06)                                                                                                                | uency                                                                             | Description                                                                      |                                                                                                                              | to configure and uencies available and TO6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Default Value                                                                                                                              | 1000 1010  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Bit 7         | Bit 6                                                                                                                                          | Bit 5                                                                             | Bit 4                                                                            | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit 1                                                                                                                                      | Bit O      |
|               | output_                                                                                                                                        | _freq_6                                                                           |                                                                                  |                                                                                                                              | output_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _freq_5                                                                                                                                    |            |
| Bit No.       | Description                                                                                                                                    |                                                                                   |                                                                                  | Bit Value                                                                                                                    | Value Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | n                                                                                                                                          |            |
| [7:4]         | output_freq_6<br>Configuration of the<br>output TO6. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the ou  | y of the frequence<br>e frequencies of<br>se are configured<br>e detail see the d | ties available are<br>the TO APLL and<br>d in Reg. 64 and<br>letailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>TO APLL frequence<br>Digital1 (Reg. 39<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence<br>T4 APLL frequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <i>cnfg_digital_fre</i><br>cy,<br>cy/16.<br>cy/12.<br>cy/8.<br>cy/6.<br>cy/4.<br>cy/64.<br>cy/64.<br>cy/48.<br>cy/16.<br>cy/16.            | quencies). |
| [3:0]         | output_freq_5<br>Configuration of the<br>output TO5. Many<br>dependent on the<br>the T4 APLL. Thes<br>Reg. 65. For more<br>configuring the out | y of the frequence<br>e frequencies of<br>se are configured<br>e detail see the d | ties available are<br>the TO APLL and<br>d in Reg. 64 and<br>letailed section on | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1011<br>1100<br>1101<br>1100<br>1111         | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39<br>Digital1 (Reg. 39<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>TO APLL frequence<br>T4 APLL frequence | <i>cnfg_digital_free</i><br>cy/48.<br>cy/16.<br>cy/12.<br>cy/8.<br>cy/6.<br>cy/4.<br>cy/4.<br>cy/2.<br>cy/48.<br>cy/16.<br>cy/16.<br>cy/8. |            |

**FINAL** 

## ACS8530 SETS

DATASHEET

#### Bit 7 Bit 6 Bit 5

(TO7 to TO11)

| Bit 7      | Bit 6                                                                    | Bit 5                                                       | Bit 4                                                                                                              | Bit 3                                                                                                                        | Bit 2                                                                                                                                                                                                                                                                                                                                                      | Bit 1                                                                           | Bit O     |
|------------|--------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------|
| MFrSync_en | FrSync_en                                                                | TO9_en                                                      | TO8_en                                                                                                             |                                                                                                                              | output_fr                                                                                                                                                                                                                                                                                                                                                  | req_7                                                                           |           |
| Bit No.    | Description                                                              |                                                             |                                                                                                                    | Bit Value                                                                                                                    | Value Description                                                                                                                                                                                                                                                                                                                                          |                                                                                 |           |
| 7          | <i>MFrSync_en</i><br>Register bit to e                                   | enable the 2 kHz                                            | Sync output (TO11).                                                                                                | 0<br>1                                                                                                                       | Output TO11 disab<br>Output TO11 enabl                                                                                                                                                                                                                                                                                                                     |                                                                                 |           |
| 6          | <i>FrSync_en</i><br>Register bit to e                                    | enable the 8 kHz                                            | Sync output (TO10).                                                                                                | 0<br>1                                                                                                                       | Output TO10 disab<br>Output TO10 enabl                                                                                                                                                                                                                                                                                                                     |                                                                                 |           |
| 5          | <i>TO9_en</i><br>Register bit to e                                       | enable the BITS o                                           | utput from the TO9.                                                                                                | 0<br>1                                                                                                                       | Output TO9 disable<br>Output TO9 enable                                                                                                                                                                                                                                                                                                                    |                                                                                 |           |
| 4          | <i>TO8_en</i><br>Register bit to e<br>output from TO8                    | enable the AMI cc<br>3.                                     | mposite clock                                                                                                      | 0<br>1                                                                                                                       | Output TO8 disable<br>Output TO8 enable                                                                                                                                                                                                                                                                                                                    |                                                                                 |           |
| [3:0]      | output TO7. Ma<br>dependent on the<br>the T4 APLL. Th<br>Reg. 65. For mo | ny of the frequer<br>he frequencies of<br>ese are configure | uency available at<br>incies available are<br>f the TO APLL and<br>ed in Reg. 64 and<br>detailed section on<br>es. | 0000<br>0011<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Output disabled.<br>2 kHz.<br>8 kHz.<br>Digital2 (Reg. 39 c)<br>TO APLL frequency,<br>TO APLL frequency,<br>TO APLL frequency,<br>TO APLL frequency,<br>TO APLL frequency,<br>TO APLL frequency,<br>T4 APLL frequency, | /2.<br>/48.<br>/16.<br>/12.<br>/8.<br>/6.<br>/4.<br>/64.<br>/48.<br>/16.<br>/8. | uencies). |

**FINAL** 

(R/W) Register to configure and

enable the frequencies available on outputs TO7 through to TO11.

Description

cnfg\_output\_frequency

SEMTECH

### Address (hex): 63

**Register Name** 

| Revision 3.02/November 2005 © Semtech Corp. |  |
|---------------------------------------------|--|

### ACS8530 SETS

**Default Value** 

### DATASHEET

1111 0110

### ACS8530 SETS

DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 64

| Register Name | cnfg_T4_DPLL_f                                                           | frequency                                                                          | Description                                                  | (R/W) Register<br>DPLL and seve<br>parameters for |                                  | Default Value                                                     | 0000 0001        |
|---------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------|----------------------------------|-------------------------------------------------------------------|------------------|
| Bit 7         | Bit 6                                                                    | Bit 5                                                                              | Bit 4                                                        | Bit 3                                             | Bit 2                            | Bit 1                                                             | Bit O            |
|               | Auto_squelch_<br>T4                                                      | AMI_op_duty                                                                        | T4_op_SONSD<br>H                                             |                                                   |                                  | T4_DPLL_frequen                                                   | су               |
| Bit No.       | Description                                                              |                                                                                    |                                                              | Bit Value                                         | Value Descripti                  | on                                                                |                  |
| 7             | Not used.                                                                |                                                                                    |                                                              | -                                                 | -                                |                                                                   |                  |
| 6             |                                                                          |                                                                                    | lch the T4 outputs<br>uts have failed.                       | 0<br>1                                            |                                  | nd TO9 enabled as<br>nd TO9 disabled wh                           |                  |
| 5             |                                                                          | onfigure whether<br>108 is 50:50 or 5                                              |                                                              | 0<br>1                                            | TO8 output 50:<br>TO8 output 5:8 |                                                                   |                  |
| 4             | be either SONET<br>Reg. 35 Bit 4 = 0<br>SONET/SDH sele<br>Reg. 34 Bit 2. | onfigure the BITS<br>or SDH frequenc<br>), otherwise this b<br>ection for TO9 is o | bit is ignored and                                           | 0<br>1                                            | TO9 output 2.0<br>TO9 output 1.5 | 48 MHz (SDH).<br>44 MHz (SONET).                                  |                  |
| 3             | Not used.                                                                |                                                                                    |                                                              | -                                                 |                                  |                                                                   |                  |
| [2:0]         | T4_DPLL_freque                                                           | encv                                                                               |                                                              | 000                                               | T4 DPLL mode                     | = squelched (clock                                                | off).            |
| 1             | Register to confi<br>the DPLL in the 1                                   | gure the frequend<br>14 path. The frequ                                            | cy of operation of<br>uency of the DPLL<br>ne T4 APLL which, | 001                                               | T4 DPLL mode                     | = 77.76 MHz (OC-I<br>frequency (before                            | V rates), giving |
|               |                                                                          |                                                                                    | ailable at outputs<br>It is also possible                    | 010                                               |                                  | = 12E1, giving T4 /<br>pre dividers) = 98.3                       |                  |
|               |                                                                          | DPLL at all, but u<br>the TO DPLL out                                              | use the T4 APLL to                                           | 011                                               |                                  | = 16E1, giving T4 /<br>pre dividers) = 131                        | •                |
|               | (cnfg_TO_DPLL_                                                           | <i>frequency</i> ). If any                                                         | y frequencies are<br>ne T4 DPLL should                       | 100                                               | T4 DPLL mode                     | = 24DS1, giving T4<br>pre dividers) = 148                         | 1 APLL output    |
|               | not be squelched                                                         | d, as the T4 APLL                                                                  | input is squelched                                           | 101                                               | T4 DPLL mode                     | = 16DS1, giving T4                                                | 1 APLL output    |
|               | and the T4 APLL                                                          | will FIEE-IUII.                                                                    |                                                              | 110                                               | T4 DPLL mode                     | e dividers) = 98.8<br>= E3, giving T4 APL                         | L output         |
|               |                                                                          |                                                                                    |                                                              | 111                                               | T4 DPLL mode                     | ore dividers) = 274<br>= DS3, giving T4 Al<br>ore dividers) = 178 | PLL output       |

**FINAL** 

### ADVANCED COMMUNICATIONS

### Address (hex): 65

| Register Name     | cnfg_T0_DPLL_frequency                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                 | (R/W) Register<br>DPLL and seve<br>parameters for |                                                                                                             |                                                                                                                                                                                        |                                                                             |  |  |
|-------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| Bit 7             | Bit 6                                                                                             | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Bit 4                                                                       | Bit 3                                             | Bit 2                                                                                                       | Bit 1                                                                                                                                                                                  | Bit O                                                                       |  |  |
| T4_meas_T0_<br>ph | T4_APLL_for_<br>TO                                                                                | TO_freq_t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | to_T4_APLL                                                                  |                                                   |                                                                                                             | TO_DPLL_frequenc                                                                                                                                                                       | cy                                                                          |  |  |
| Bit No.           | Description                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             | Bit Value                                         | Value Description                                                                                           | on                                                                                                                                                                                     |                                                                             |  |  |
| 7                 | to measure phas<br>enabled the T4 p                                                               | ntrol the feature t<br>e offset from the<br>ath is disabled ar<br>to measure the pl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | nd the phase<br>hase between the                                            | 0<br>1                                            | T4 DPLL disable                                                                                             | normal operation.<br>d, T4 phase detect<br>between selected<br>it.                                                                                                                     |                                                                             |  |  |
| 6                 | input from the T4                                                                                 | lect whether the<br>DPLL or the TO I<br>then the frequen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T4 APLL takes its<br>DPLL. If the T0<br>cy is controlled by                 | 0<br>1                                            |                                                                                                             | s input from the T4<br>s input from the TC                                                                                                                                             |                                                                             |  |  |
| [5:4]             | APLL (TO DPLL m<br>T4_APLL_for_TO<br>frequency in the<br>*Note that this is<br>TO DPLL itself - w | t the TO frequenc<br>ode*) when select<br>and consequent<br>T4 path.<br>not the operating<br>hich is fixed at ou<br>is the multiplied of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ly the APLL output<br>g frequency of the<br>utputting<br>putput from the LF | 00<br>01<br>10<br>11                              | frequency (befo<br>TO DPLL mode =<br>frequency (befo<br>TO DPLL mode =<br>frequency (befo<br>TO DPLL mode = | = 12E1, giving T4 A<br>re dividers) = 98.3(<br>= 16E1, giving T4 A<br>re dividers) = 131.(<br>= 24DS1, giving T4<br>re dividers) = 148.2<br>= 16DS1, giving T4<br>re dividers) = 98.87 | 04 MHz.<br>PLL output<br>072 MHz.<br>APLL output<br>224 MHz.<br>APLL output |  |  |
| 3                 | Not used.                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             | -                                                 | -                                                                                                           |                                                                                                                                                                                        |                                                                             |  |  |
| [2:0]             | APLL (TO DPLL m                                                                                   | gure the frequence to the frequence of t | cy driven to the TO<br>equently the APLL                                    | 000                                               | TO APLL output<br>311.04 MHz.                                                                               |                                                                                                                                                                                        | lividers) =                                                                 |  |  |
|                   | output frequency<br>affects the frequency<br>Reg. 60 - Reg. 63                                    | encies available a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                             | 001                                               |                                                                                                             | = 77.76 MHz, analo<br>frequency (before o                                                                                                                                              |                                                                             |  |  |
|                   | TO DPLL itself - w                                                                                | hich is fixed at ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                             | 010                                               | frequency (befo                                                                                             | = 12E1, giving TO A<br>re dividers) = 98.30                                                                                                                                            | 04 MHz.                                                                     |  |  |
|                   | 77.76 MHz - but<br>Output DFS block<br>page 33.                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | output from the LF<br>Diagram" on                                           | 011<br>100                                        | frequency (befo                                                                                             | = 16E1, giving TO A<br>re dividers) = 131.(<br>= 24DS1, giving TO                                                                                                                      | )72 MHz.                                                                    |  |  |
|                   | paye 55.                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             |                                                   | frequency (befo                                                                                             | e dividers) = 148.2<br>= 16DS1, giving T0                                                                                                                                              | 224 MHz.                                                                    |  |  |
|                   |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             | 101                                               | frequency (befo                                                                                             | = 16DS1, giving 10<br>re dividers) = 98.81                                                                                                                                             |                                                                             |  |  |
|                   |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             | 110<br>111                                        | Not used.<br>Not used.                                                                                      |                                                                                                                                                                                        |                                                                             |  |  |

**FINAL** 

## ACS8530 SETS

DATASHEET

## ACS8530 SETS

DATASHEET

### Address (hex): 66

| Register Name | cnfg_T4_DPLL_bw                                   |       | Description         | (R/W) Register<br>bandwidth of th | to configure the<br>ne T4 DPLL.                              | Default Value | 0000 0000  |
|---------------|---------------------------------------------------|-------|---------------------|-----------------------------------|--------------------------------------------------------------|---------------|------------|
| Bit 7         | Bit 6                                             | Bit 5 | Bit 4               | Bit 3                             | Bit 2                                                        | Bit 1         | Bit O      |
|               |                                                   |       |                     |                                   |                                                              | T4_DPLL       | _bandwidth |
| Bit No.       | Description                                       |       |                     | Bit Value                         | Value Description                                            | on            |            |
| [7:2]         | Not used.                                         |       |                     | -                                 | -                                                            |               |            |
| [1:0]         | <i>T4_DPLL_bandwidth</i><br>Register to configure |       | dth of the T4 DPLL. | 00<br>01<br>10<br>11              | T4 DPLL 18 Hz<br>T4 DPLL 35 Hz<br>T4 DPLL 70 Hz<br>Not used. | bandwidth.    |            |

**FINAL** 

### Address (hex): 67

| egister Name | cnfg_TO_DPLL_lc  | ocked_bw                                                | Description                                                                          | (R/W) Register t<br>bandwidth of the<br>phase locked to                                                                                                                          | e TO DPLL, when                                                                                                                                                                                                                                                                                                                        | Default Value | 0000 1011 |  |  |
|--------------|------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--|--|
| Bit 7        | Bit 6            | Bit 5                                                   | Bit 4                                                                                | Bit 3                                                                                                                                                                            | Bit 2                                                                                                                                                                                                                                                                                                                                  | Bit 1         | Bit O     |  |  |
|              |                  |                                                         |                                                                                      | TO_DPLL_locked_bandwidth                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                        |               |           |  |  |
| Bit No.      | Description      |                                                         |                                                                                      | Bit Value                                                                                                                                                                        | Value Descriptio                                                                                                                                                                                                                                                                                                                       | 'n            |           |  |  |
| [7:5]        | Not used.        |                                                         |                                                                                      | -                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                      |               |           |  |  |
| [4:0]        | when locked to a | ure the bandwid<br>n input referenc<br>nether this band | dth of the TO DPLL<br>e. Reg. 3B Bit 7 is<br>width is used all of<br>d to when phase | 00000<br>00011<br>00010<br>00011<br>00100<br>00101<br>00110<br>00111<br>01000<br>01011<br>01010<br>01011<br>01100<br>01111<br>01100<br>01111<br>01110<br>01111<br>10000<br>10001 | TO DPLL 1 mHz I<br>TO DPLL 2 mHz I<br>TO DPLL 4 mHz I<br>TO DPLL 8 mHz I<br>TO DPLL 15 mHz<br>TO DPLL 30 mHz<br>TO DPLL 30 mHz<br>TO DPLL 60 mHz<br>TO DPLL 0.1 Hz I<br>TO DPLL 0.3 Hz I<br>TO DPLL 0.6 Hz I<br>TO DPLL 1.2 Hz I<br>TO DPLL 2.5 Hz I<br>TO DPLL 4 Hz Ioo<br>TO DPLL 8 Hz Ioo<br>TO DPLL 18 Hz Ioo<br>TO DPLL 18 Hz Ioo |               |           |  |  |

### ACS8530 SETS

DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 69

| Register Name | cnfg_T0_DPLL_a                                                                                                            | cq_bw                                                                     | Description | (R/W) Register t<br>bandwidth of th<br>not phase locke                                                                                                                                   | e TO DPLL, when                                                                                                                                                                                                                                                                                                                                                         | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000 1111                                                                                                                                      |
|---------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 7         | Bit 6                                                                                                                     | Bit 5                                                                     | Bit 4       | Bit 3                                                                                                                                                                                    | Bit 2                                                                                                                                                                                                                                                                                                                                                                   | Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit O                                                                                                                                          |
|               |                                                                                                                           |                                                                           |             | TO_DF                                                                                                                                                                                    | PLL_acquisition_ba                                                                                                                                                                                                                                                                                                                                                      | ndwidth                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                |
| Bit No.       | Description                                                                                                               |                                                                           |             | Bit Value                                                                                                                                                                                | Value Descriptio                                                                                                                                                                                                                                                                                                                                                        | n                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                |
| [7:5]         | Not used.                                                                                                                 |                                                                           |             | -                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                |
| [4:0]         | TO_DPLL_acquisi<br>Register to config<br>when acquiring pl<br>Reg. 3B Bit 7 is u<br>bandwidth is not<br>when not phase le | ure the bandwid<br>hase lock on an<br>sed to control w<br>used or automat | hether this | 00000<br>0001<br>00010<br>00100<br>00101<br>00110<br>00111<br>01000<br>01011<br>01010<br>01011<br>01100<br>01101<br>01101<br>01101<br>01110<br>01111<br>01110<br>01111<br>10000<br>10001 | TO DPLL 0.5 mHz<br>TO DPLL 1 mHz a<br>TO DPLL 2 mHz a<br>TO DPLL 4 mHz a<br>TO DPLL 8 mHz a<br>TO DPLL 30 mHz<br>TO DPLL 30 mHz<br>TO DPLL 60 mHz<br>TO DPLL 0.1 Hz a<br>TO DPLL 0.3 Hz a<br>TO DPLL 0.6 Hz a<br>TO DPLL 1.2 Hz a<br>TO DPLL 2.5 Hz a<br>TO DPLL 4 Hz ac<br>TO DPLL 8 Hz ac<br>TO DPLL 18 Hz a<br>TO DPLL 35 Hz a<br>TO DPLL 35 Hz a<br>TO DPLL 70 Hz a | acquisition bandw<br>acquisition bandw | vidth.<br>vidth.<br>vidth.<br>dwidth.<br>dwidth.<br>dwidth.<br>dwidth.<br>vidth.<br>vidth.<br>vidth.<br>vidth.<br>dth.<br>dth.<br>dth.<br>dth. |

**FINAL** 

### Address (hex): 6A

| Register Name | cnfg_T4_DPLL_c                  | damping                                                                       | Description                                                                                |           | •               | Default Value                          | 0001 0011                        |
|---------------|---------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|-----------------|----------------------------------------|----------------------------------|
| Bit 7         | Bit 6                           | Bit 5                                                                         | Bit 4                                                                                      | Bit 3     | Bit 2           | Bit 1                                  | Bit O                            |
|               | T-                              | 4_PD2_gain_al                                                                 | og_8k                                                                                      |           |                 | T4_damping                             |                                  |
| Bit No.       | Description                     |                                                                               |                                                                                            | Bit Value | Value Descripti | on                                     |                                  |
| 7             | Not used.                       |                                                                               |                                                                                            | -         | -               |                                        |                                  |
| [6:4]         | when locking to analog feedback | ol the gain of th<br>a reference of &<br>a mode. This set<br>election is enab | ne Phase Detector 2<br>3 kHz or less in<br>tting is only used if<br>oled in Reg. 6C Bit 7, | -         |                 | e Phase Detector<br>nce in analog feed | 2 when locking to<br>dback mode. |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 6A (cont...)

| Register Name | cnfg_T4_DPLL_damping <b>Description</b>                                                                                                                                                       |                                             |                                                                                                                                      | (R/W) Register to configure the<br>damping factor of the T4 DPLL,<br>along with the gain of Phase<br>Detector 2 in some modes. |                                                                                   |                                                                   | Default Value 0001 00                 |                   |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------|-------------------|--|
| Bit 7         | Bit 6                                                                                                                                                                                         | Bit 5                                       | Bit 4                                                                                                                                | Bit 3                                                                                                                          | В                                                                                 | it 2                                                              | Bit 1                                 | Bit O             |  |
|               | T4_PI                                                                                                                                                                                         | D2_gain_ald                                 | 0g_8k                                                                                                                                |                                                                                                                                |                                                                                   |                                                                   | T4_damping                            |                   |  |
| Bit No.       | Description                                                                                                                                                                                   |                                             |                                                                                                                                      | Bit Value                                                                                                                      | Value D                                                                           | Description                                                       | n                                     |                   |  |
| 3             | Not used.                                                                                                                                                                                     |                                             |                                                                                                                                      | -                                                                                                                              | -                                                                                 |                                                                   |                                       |                   |  |
| [2:0]         | <i>T4_damping</i><br>Register to configure the damping factor of the T4                                                                                                                       |                                             |                                                                                                                                      |                                                                                                                                |                                                                                   |                                                                   |                                       |                   |  |
| [2.0]         | Register to configure                                                                                                                                                                         |                                             |                                                                                                                                      |                                                                                                                                | frequer                                                                           | ncy selecti                                                       | ons:                                  | llowing bandwidth |  |
| [2.0]         | Register to configure<br>DPLL. The bit values                                                                                                                                                 | correspond                                  | s to different                                                                                                                       | 001                                                                                                                            |                                                                                   |                                                                   |                                       | llowing bandwidth |  |
| [2.0]         | Register to configure                                                                                                                                                                         | correspond                                  | s to different<br>the bandwidth                                                                                                      | 001<br>010                                                                                                                     | frequer<br>18 Hz                                                                  | ncy selecti<br>35 Hz                                              | ions:<br>70 Hz                        | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, de                                                                                                                          | correspond                                  | s to different<br>the bandwidth                                                                                                      |                                                                                                                                | frequer<br>18 Hz<br>1.2                                                           | <b>35 Hz</b><br>1.2                                               | ons:<br>70 Hz<br>1.2                  | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, del<br>selected. Damping fa<br>(011).                                                                                       | correspond<br>pending on f<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default                                                                                 | 010                                                                                                                            | frequer<br>18 Hz<br>1.2<br>2.5<br>5<br>5                                          | <b>35 Hz</b><br>2.5                                               | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidth |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, de<br>selected. Damping factors                                                                                             | correspond<br>pending on t<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default<br>Factors given in the                                                         | 010<br>011<br>100<br>101                                                                                                       | frequer<br>18 Hz<br>1.2<br>2.5<br>5<br>5<br>5<br>5                                | <b>icy selecti</b><br><b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10 | ons:<br>70 Hz<br>1.2<br>2.5<br>5      | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, de<br>selected. Damping fa<br>(011).<br>The Gain Peak for th                                                                | correspond<br>pending on t<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default<br>Factors given in the                                                         | 010<br>011<br>100                                                                                                              | <b>frequer</b><br><b>18 Hz</b><br>1.2<br>2.5<br>5<br>5<br>5<br>Not use<br>Not use | <b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10<br>20.<br>ed.         | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, dej<br>selected. Damping fa<br>(011).<br>The Gain Peak for th<br>Value Description (ri                                      | correspond<br>pending on t<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default<br>Factors given in the<br>ulated below.                                        | 010<br>011<br>100<br>101                                                                                                       | frequer<br>18 Hz<br>1.2<br>2.5<br>5<br>5<br>5<br>Not use                          | <b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10<br>20.<br>ed.         | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, dej<br>selected. Damping fa<br>(011).<br>The Gain Peak for th<br>Value Description (ri<br>Damping Factor                    | correspond<br>pending on t<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default<br>Factors given in the<br>ulated below.<br><b>Gain Peak</b>                    | 010<br>011<br>100<br>101<br>000<br>110                                                                                         | <b>frequer</b><br><b>18 Hz</b><br>1.2<br>2.5<br>5<br>5<br>5<br>Not use<br>Not use | <b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10<br>20.<br>ed.         | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidtr |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, dej<br>selected. Damping fa<br>(011).<br>The Gain Peak for th<br>Value Description (ri<br>Damping Factor<br>1.2             | correspond<br>pending on t<br>actor of 5 be | is to different<br>the bandwidth<br>eing the default<br>Factors given in the<br>ulated below.<br>Gain Peak<br>0.4 dB                 | 010<br>011<br>100<br>101<br>000<br>110                                                                                         | <b>frequer</b><br><b>18 Hz</b><br>1.2<br>2.5<br>5<br>5<br>5<br>Not use<br>Not use | <b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10<br>20.<br>ed.         | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidti |  |
| [2.0]         | Register to configure<br>DPLL. The bit values<br>damping factors, dej<br>selected. Damping factor<br>(011).<br>The Gain Peak for the<br>Value Description (ri<br>Damping Factor<br>1.2<br>2.5 | correspond<br>pending on t<br>actor of 5 be | s to different<br>the bandwidth<br>eing the default<br>Factors given in the<br>ulated below.<br><b>Gain Peak</b><br>0.4 dB<br>0.2 dB | 010<br>011<br>100<br>101<br>000<br>110                                                                                         | <b>frequer</b><br><b>18 Hz</b><br>1.2<br>2.5<br>5<br>5<br>5<br>Not use<br>Not use | <b>35 Hz</b><br>1.2<br>2.5<br>5<br>10<br>10<br>20.<br>ed.         | <b>70 Hz</b><br>1.2<br>2.5<br>5<br>10 | llowing bandwidti |  |

**FINAL** 

#### Address (hex): 6B

| Register Name | cnfg_TO_DPLL_c                  | damping                                                                    | Description                                                                                | (R/W) Register to configure the <b>Default Value</b> 0001 001<br>damping factor of the TO DPLL,<br>along with the gain of the Phase<br>Detector 2 in some modes. |                |                                          |   |  |
|---------------|---------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------|---|--|
| Bit 7         | Bit 6                           | Bit 5                                                                      | Bit 4                                                                                      | Bit 3                                                                                                                                                            | Bit 2          | Bit 2 Bit 1                              |   |  |
|               | TO                              | )_PD2_gain_al                                                              | 0g_8k                                                                                      |                                                                                                                                                                  |                | TO_damping                               |   |  |
| Bit No.       | Description                     |                                                                            |                                                                                            | Bit Value                                                                                                                                                        | Value Descript | ion                                      |   |  |
| 7             | Not used.                       |                                                                            |                                                                                            | -                                                                                                                                                                | -              |                                          |   |  |
| [6:4]         | when locking to analog feedback | ol the gain of th<br>a reference of &<br>mode. This se<br>election is enab | ne Phase Detector 2<br>3 kHz or less in<br>tting is only used if<br>oled in Reg. 6D Bit 7, | -                                                                                                                                                                |                | ne Phase Detector<br>ence in analog feed | 0 |  |
| 3             | Not used.                       |                                                                            |                                                                                            | -                                                                                                                                                                | -              |                                          |   |  |



#### **ADVANCED COMMUNICATIONS FINAL** DATASHEET Address (hex): 6B (cont...) **Register Name** *cnfg\_TO\_DPLL\_damping* Description (R/W) Register to configure the **Default Value** 0001 0011 damping factor of the TO DPLL, along with the gain of the Phase Detector 2 in some modes. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 1 Bit O Bit 2 TO\_PD2\_gain\_alog\_8k TO\_damping Bit No. Description **Bit Value Value Description** [2:0] TO DPLL damping factor at the following bandwidths TO\_damping Register to configure the damping factor of the TO frequency selections: DPLL. The bit values corresponds to different <u><</u>4 Hz 8 Hz 18 Hz 35 Hz 70 Hz damping factors, depending on the bandwidth 001 5 2.5 1.2 1.2 1.2 selected. Damping factor of 5 being the default 010 5 5 2.5 2.5 2.5 (011). 011 5 5 5 5 5 100 5 5 5 10 10 The Gain Peak for the Damping Factors given in the 101 5 5 5 10 20 Value Description (right) are tabulated below. 000 Not used. **Damping Factor Gain Peak** 110 Not used. 111 Not used. 1.2 0.4 dB 2.5 0.2 dB 5 0.1 dB 10 0.06 dB 20 0.03 dB

#### Address (hex): 6C

| Register Name          | cnfg_T4_DPLL_i     | PD2_gain | Description | (R/W) Register to configure the <b>Default Value</b> 110<br>gain of Phase Detector 2 in some<br>modes for the T4 DPLL. |                     |       | 1100 0010 |  |  |
|------------------------|--------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--|--|
| Bit 7                  | Bit 6              | Bit 5    | Bit 4       | Bit 3                                                                                                                  | Bit 2               | Bit 1 | Bit O     |  |  |
| T4_PD2_gain_<br>enable | •                  |          | log         |                                                                                                                        | T4_PD2_gain_digital |       |           |  |  |
| Bit No.                | Description        |          |             | Bit Value                                                                                                              | Value Description   | on    |           |  |  |
| 7                      | T4_PD2_gain_enable |          | 0<br>1      | ed.<br>nabled and choice<br>he locking mode:                                                                           |                     |       |           |  |  |



DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 6C (cont...)

| Register Name          | cnfg_T4_DPLL_PD2_g                                | ain Description                                                                                                           | (R/W) Register to configure the <b>Default Value</b> 1100 00 gain of Phase Detector 2 in some modes for the T4 DPLL. |                   |                                         |                                      |  |  |
|------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------|--------------------------------------|--|--|
| Bit 7                  | Bit 6                                             | Bit 5 Bit 4                                                                                                               | Bit 3                                                                                                                | Bit 2             | Bit 1                                   | Bit O                                |  |  |
| T4_PD2_gain_<br>enable | T4_P                                              | D2_gain_alog                                                                                                              |                                                                                                                      |                   | T4_PD2_gain_dig                         | ital                                 |  |  |
| Bit No.                | Description                                       |                                                                                                                           | Bit Value                                                                                                            | Value Description | on                                      |                                      |  |  |
| [6:4]                  | when locking to a refe<br>analog feedback mod     | gain of Phase Detector 2<br>rence, higher than 8 kHz, ir<br>e. This setting is not used if<br>on is disabled in Bit 7,    | -                                                                                                                    |                   | nase Detector 2 w<br>reference in analo | hen locking to a<br>og feedback mode |  |  |
| 3                      | Not used.                                         |                                                                                                                           | -                                                                                                                    | -                 |                                         |                                      |  |  |
| [2:0]                  | when locking to a refe<br>mode. This setting is a | gain of Phase Detector 2<br>rence in digital feedback<br>Ilways used if automatic gai<br>n Bit 7, <i>T4_PD2_gain_enab</i> |                                                                                                                      |                   | nase Detector 2 w<br>ital feedback moo  | hen locking to any<br>le.            |  |  |

**FINAL** 

#### Address (hex): 6D

| Register Name          | cnfg_TO_DPLL_H                  | PD2_gain                                                                                 | Description                            | (R/W) Register to configure the <b>Default Value</b> 1100 0010 gain of Phase Detector 2 in some modes for the TO DPLL. |                                                                                                                         |                                                           |                   |  |
|------------------------|---------------------------------|------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------|--|
| Bit 7                  | Bit 6                           | Bit 5                                                                                    | Bit 4                                  | Bit 3                                                                                                                  | Bit 2                                                                                                                   | Bit 1                                                     | Bit O             |  |
| T0_PD2_gain_<br>enable |                                 | TO_PD2_gain_ald                                                                          | bg                                     |                                                                                                                        | T                                                                                                                       | 0_PD2_gain_digi                                           | ital              |  |
| Bit No.                | Description                     |                                                                                          |                                        | Bit Value                                                                                                              | Value Description                                                                                                       | า                                                         |                   |  |
| 7                      | TO_PD2_gain_ei                  | nable                                                                                    |                                        | 0<br>1                                                                                                                 | TO DPLL Phase D<br>TO DPLL Phase D<br>of gain determine<br>- digital feedback<br>- analog feedbacl<br>- analog feedbacl | etector 2 gain er<br>ed according to th<br>mode<br>< mode | habled and choice |  |
| [6:4]                  | when locking to analog feedback | rol the gain of Pha<br>a reference, highe<br>a mode. This settir<br>selection is disable | er than 8 kHz, in<br>ng is not used if |                                                                                                                        | Gain value of Pha<br>high frequency re                                                                                  |                                                           | 0                 |  |
| 3                      | Not used.                       |                                                                                          |                                        | -                                                                                                                      | -                                                                                                                       |                                                           |                   |  |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 6D (cont...)

| Register Name          | cnfg_T0_DPLL_PD2_gain                                                                                                                                                                                                                                   |              | Description | (R/W) Register to configure the gain of Phase Detector 2 in some modes for the TO DPLL. |                   | Default Value                          | 1100 0010                 |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-----------------------------------------------------------------------------------------|-------------------|----------------------------------------|---------------------------|
| Bit 7                  | Bit 6                                                                                                                                                                                                                                                   | Bit 5        | Bit 4       | Bit 3                                                                                   | Bit 2             | Bit 1                                  | Bit O                     |
| TO_PD2_gain_<br>enable |                                                                                                                                                                                                                                                         | TO_PD2_gain_ | alog        |                                                                                         |                   | TO_PD2_gain_dig                        | ital                      |
| Bit No.                | Description                                                                                                                                                                                                                                             |              |             | Bit Value                                                                               | Value Description | on                                     |                           |
| [2:0]                  | <i>T0_PD2_gain_digital</i><br>Register to control the gain of Phase Detector 2<br>when locking to a reference in digital feedback<br>mode. This setting is always used if automatic gain<br>selection is disabled in Bit 7, <i>T0_PD2_gain_enable</i> . |              |             | -                                                                                       |                   | nase Detector 2 w<br>ital feedback moo | hen locking to any<br>le. |

**FINAL** 

### Address (hex): 70

| Register Name | cnfg_phase_offset<br>[7:0]                         |       | Description        |                | R/W) Bits [7:0] of the phase<br>ffset control register. |                   | 0000 0000             |
|---------------|----------------------------------------------------|-------|--------------------|----------------|---------------------------------------------------------|-------------------|-----------------------|
| Bit 7         | Bit 6                                              | Bit 5 | Bit 4              | Bit 3          | Bit 2                                                   | Bit 1             | Bit O                 |
|               |                                                    |       | phase_offs         | set_value[7:0] |                                                         |                   |                       |
| Bit No.       | Description                                        |       |                    | Bit Value      | Value Descripti                                         | on                |                       |
| [7:0]         | <i>phase_offset_value[</i><br>Register forming par | -     | se offset control. | -              | See Reg. 71, <i>ci</i><br>details.                      | nfg_phase_offset[ | <i>15:8]</i> for more |



| ADVANCE<br>Address (hex): | COMMUNICA                                                                                                                                                                                                                                                                                                                                               | ATIONS                                                                                                                                                       | FIN                                                                                                                                                                                 | IAL                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DATASHEE                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register Name             | cnfg_phase_offset<br>[15:8]                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                              | Description                                                                                                                                                                         | (R/W) Bits [15:<br>offset control r | 8] of the phase<br>egister.                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0000 0000                                                                                                                                                                                                                                                                                                                                                             |
| Bit 7                     | Bit 6                                                                                                                                                                                                                                                                                                                                                   | Bit 5                                                                                                                                                        | Bit 4                                                                                                                                                                               | Bit 3                               | Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bit O                                                                                                                                                                                                                                                                                                                                                                 |
|                           |                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                              | phase_offse                                                                                                                                                                         | t_value[15:8]                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                       |
| Bit No.                   | Description                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                              |                                                                                                                                                                                     | Bit Value                           | Value Descript                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                       |
| [7:0]                     | <i>phase_offset_value</i> [<br>Register forming par<br>the phase offset regi<br>is locked to an input<br>internal signals becc<br>order to avoid this, th<br>"ramped" to the new<br>only ever adjusted w<br>then this is not nece<br>"ramping" can be dis<br><i>cnfg_sync_monitor</i> .<br>This register is ignore<br>Phase Build-out is er<br>Reg. 76. | t of the pha<br>ster is writte<br>, then it is p<br>ome out of s<br>he phase off<br>value. If th<br>hen the dev<br>ssary, and t<br>sabled, see<br>ed and has | en to when the DPLL<br>ossible that some<br>ynchronization. In<br>fset is automatically<br>e phase offset is<br>vice is in Holdover,<br>his automatic<br>Reg. 7C,<br>no affect when |                                     | the contents of<br>This value is a<br>number. The va<br>the extent of th<br>picoseconds.<br>The phase offs<br>"traditional" de<br>represents a fr<br>internal 77.76<br>represented me<br>value of the reg<br>internal 77.76<br>If, for example,<br>that is +1 ppm<br>oscillator, then<br>offset, will be d<br>value of 1024 i<br>produce a com<br>output clock.<br><i>NoteThe exac</i><br><i>clock is determ</i><br><i>i.e. in Locked in</i><br><i>the locked to in</i> | is register is to be a freg. 70 <i>cnfg_pha</i> 16-bit 2's compler alue multiplied by a papelied phase of the applied phase of the applied phase of the applied phase of the actional portion of MHz cycle and car ore accurately as frequency with r the period, and he lecreased by 1 ppr into the phase of the applete inversion of the accuracy | ase_offset[7:0].<br>ment signed<br>5.279 represents<br>ffset in<br>control to a<br>ber 6.279 actual<br>the period of an<br>h, therefore, be<br>follows. Each bit<br>he period of the<br>by 2 <sup>11</sup> .<br>d to a reference<br>espect to a perfe<br>ence the phase<br>m. Programming<br>set register will<br>the 77.76 MHz<br>ernal 77.76 MHz<br>ernal 77.76 MHz |

### ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 72

| Register Name | cnfg_PBO_phase                   | e_offset                                                                                                                                | Description                                                                                     | (R/W) Register to offset the mean <b>Default Value</b> 0000 0 time error of Phase Build-out events. |                                                      |                    |                                    |  |
|---------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------|------------------------------------|--|
| Bit 7         | Bit 6                            | Bit 5                                                                                                                                   | Bit 4                                                                                           | Bit 3                                                                                               | Bit 2                                                | Bit 1              | Bit O                              |  |
|               |                                  |                                                                                                                                         |                                                                                                 | PBO_p                                                                                               | hase_offset                                          |                    |                                    |  |
| Bit No.       | Description                      |                                                                                                                                         |                                                                                                 | Bit Value                                                                                           | Value Descriptio                                     | n                  |                                    |  |
| [7:6]         | Not used.                        |                                                                                                                                         |                                                                                                 | -                                                                                                   | -                                                    |                    |                                    |  |
| [5:0]         | mean error over designed to be z | se Build-out event<br>rtainty of up to<br>to a phase hit<br>a large number<br>ero. This registed<br>offset into eac<br>ect of moving th | 5 ns introduced<br>on the output. The<br>of events is<br>er can be used to<br>h PBO event. This | -                                                                                                   | number. The val<br>programmed off<br>than +1.4 ns or | ue multiplied by ( | ds. Values greate<br>should NOT be |  |

**FINAL** 

### Address (hex): 73

| Register Name | cnfg_phase_los                                                                                                         | s_fine_limit                                                                                                                                                   | Description                                                                                     | (R/W) Register to configure some <b>Default Value</b> 1010 0010<br>of the parameters of the TO DPLL<br>phase detector. |                                                                                                                                                                        |                 |       |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--|--|
| Bit 7         | Bit 6                                                                                                                  | Bit 5                                                                                                                                                          | Bit 4                                                                                           | Bit 3                                                                                                                  | Bit 2                                                                                                                                                                  | Bit 1           | Bit O |  |  |
| fine_limit_en | noact_ph_loss                                                                                                          | narrow_en                                                                                                                                                      |                                                                                                 |                                                                                                                        | ph                                                                                                                                                                     | ase_loss_fine_l | limit |  |  |
| Bit No.       | Description                                                                                                            |                                                                                                                                                                |                                                                                                 | Bit Value                                                                                                              | Value Description                                                                                                                                                      |                 |       |  |  |
| 7             | Bits [2:0]. When determined by the                                                                                     | abled when mult<br>Reg. 74,                                                                                                                                    |                                                                                                 | 0<br>1                                                                                                                 | Phase loss indication only triggered by other me<br>Phase loss triggered when phase error exceeds<br>limit programmed in <i>phase_loss_fine_limit</i> ,<br>Bits [2:0]. |                 |       |  |  |
| 6             | condition, it doe<br>and will phase lo<br>when a source b<br>giving tolerance<br>indicated, then f<br>instigated (±360 | y, when the DPLL<br>s not consider phock to the neares<br>becomes available<br>to missing cycles<br>requency and ph<br>0° locking). This b<br>o indicate phase | detects this<br>hase lock to be lost<br>t edge (±180°)<br>e again, hence<br>s. If phase loss is | 0                                                                                                                      | No activity on refe<br>indication.<br>No activity triggers                                                                                                             |                 |       |  |  |



#### Address (hex): 74

EMTECH

| Register Name               | cnfg_phase_loss                                            | s_coarse_limit                                                                                            | Description                               | (R/W) Register to configure some <b>Default Value</b> 1000 0101 of the parameters of the TO DPLL phase detector. |                                |                                                                  |                   |  |
|-----------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------|-------------------|--|
| Bit 7                       | Bit 6 Bit 5                                                |                                                                                                           | Bit 4                                     | Bit 3                                                                                                            | Bit 2                          | Bit 1                                                            | Bit O             |  |
| coarse_lim-<br>phaseloss_en | wide_range_en                                              | multi_ph_resp                                                                                             |                                           |                                                                                                                  | phase_loss_                    | _coarse_limit                                                    |                   |  |
| Bit No.                     | Description                                                |                                                                                                           |                                           | Bit Value                                                                                                        | Value Descriptio               | n                                                                |                   |  |
| 7                           | whose range is d<br>phase_loss_coal<br>sets the limit in t | hable the coarse p<br>letermined by<br><i>rse_limit</i> Bits [3:0<br>he number of inpu<br>ase can move by | I]. This register<br>ut clock cycles (UI) | 0<br>1                                                                                                           | detector.<br>Phase loss trigge | riggered by the co<br>ered when phase<br>d in <i>phase_loss_</i> | error exceeds the |  |



|                             | 74 (cont                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                            | FIN                                                                                                                                                                                                                                             | AL        |                                                                 |                   | DATASHE        |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------|-------------------|----------------|--|
| Register Name               | cnfg_phase_loss_coarse_limit <b>Description</b>                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                 |           | to configure some<br>ers of the TO DPLL                         | Default Value     | 1000 0101      |  |
| Bit 7                       | Bit 6                                                                                                                                                                                                                                                           | Bit 5                                                                                                                                                                                                                                                                                      | Bit 4                                                                                                                                                                                                                                           | Bit 3     | Bit 2                                                           | Bit 1             | Bit O          |  |
| coarse_lim-<br>phaseloss_en | wide_range_en                                                                                                                                                                                                                                                   | multi_ph_resp                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                 |           | phase_loss_                                                     | _coarse_limit     |                |  |
| Bit No.                     | Description                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                 | Bit Value | Value Descriptio                                                | n                 |                |  |
| 6                           | of applied jitter a<br>the input frequer<br>range phase det<br>employed. This b<br>detector. This all<br>and therefore ke<br>many cycles (UI).                                                                                                                  | and still do direct p<br>ncy rate (up to 77<br>ector and phase b<br>it enables the wid<br>ows the device to<br>eep track of, drifts<br>The range of the<br>ne register used for                                                                                                            | .76 MHz), a wide<br>ock detector is<br>de range phase<br>be tolerant to,<br>in input phase of<br>e phase detector                                                                                                                               | 0<br>1    | Wide range phase detector off.<br>Wide range phase detector on. |                   |                |  |
| 5                           | detector to be us                                                                                                                                                                                                                                               | se result from the<br>sed in the DPLL al<br>et when this is ac                                                                                                                                                                                                                             | lgorithm. Bit 6                                                                                                                                                                                                                                 | 0         | DPLL phase dete<br>However it will st<br>position over ma       | ill remember its  | original phase |  |
|                             | coarse phase de<br>over many thous<br>excellent jitter ar<br>enables that pha<br>algorithm, so tha<br>a faster pull-in of<br>the phase measu<br>can give a slowe<br>frequencies, but<br>overshoot.<br>Setting this bit in<br>with a 19.44 MH<br>dynamic respons | tector can measu<br>ands of input cycl<br>nd wander toleran<br>ase result to be us<br>t a large phase m<br>f the DPLL. If this<br>urement is limited<br>r pull-in rate at hig<br>could also be use<br>a direct locking mo<br>lz input, would giv<br>se as a 19.44 MH<br>e, where the input | re and keep track<br>les, thus allowing<br>nce. This bit<br>sed in the DPLL<br>easurement gives<br>bit is not set then<br>d to $\pm 360^{\circ}$ which<br>gher input<br>ed to give less<br>ode, for example<br>re the same<br>z input used with | 1         | DPLL phase dete<br>phase detector n<br>±360° X 8191 U           | esult. It can now | measure up to: |  |
| 4                           | Not used.                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                 |           |                                                                 |                   |                |  |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 74 (cont...)

| Register Name                                    | cnfg_phase_loss                                     | s_coarse_limit      | Description         | (R/W) Register to configure some <b>Default Value</b> 1000 0101 of the parameters of the TO DPLL phase detector. |                                          |                 |         |  |  |
|--------------------------------------------------|-----------------------------------------------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|---------|--|--|
| Bit 7                                            | Bit 6                                               | Bit 5               | Bit 4               | Bit 3                                                                                                            | Bit 2                                    | Bit 1           | Bit O   |  |  |
| coarse_lim-<br>phaseloss_en                      | wide_range_en                                       | multi_ph_resp       |                     |                                                                                                                  | oarse_limit                              |                 |         |  |  |
| Bit No.                                          | Description                                         |                     |                     | Bit Value                                                                                                        | Bit Value Value Description              |                 |         |  |  |
| [3:0]                                            | phase_loss_coal                                     | rse_limit           |                     | 0000                                                                                                             | Input phase error t                      | tracked over ±1 | UI.     |  |  |
|                                                  | Sets the range of                                   | f the coarse phas   | e loss detector     | 0001                                                                                                             | Input phase error tracked over ±3 UI.    |                 |         |  |  |
|                                                  | and the coarse p                                    | hase detector.      |                     | 0010                                                                                                             | Input phase error tracked over ±7 UI.    |                 |         |  |  |
|                                                  |                                                     | a high frequency    |                     | 0011                                                                                                             | Input phase error                        |                 |         |  |  |
|                                                  |                                                     | r than 0.5 UI is re |                     | 0100                                                                                                             | Input phase error tracked over ±31 UI.   |                 |         |  |  |
|                                                  |                                                     | ifigured to track p |                     | 0101                                                                                                             | Input phase error                        |                 |         |  |  |
|                                                  |                                                     |                     | particularly useful | 0110                                                                                                             | Input phase error t                      | tracked over ±1 | 27 UI.  |  |  |
|                                                  |                                                     | ndwidths. This reg  |                     | 0111                                                                                                             | Input phase error f                      |                 |         |  |  |
|                                                  |                                                     | er which the input  |                     | 1000<br>1001                                                                                                     | Input phase error t                      |                 |         |  |  |
|                                                  | tracked. It also sets the range of the coarse phase |                     |                     |                                                                                                                  | Input phase error tracked over ±1023 UI. |                 |         |  |  |
| loss detector, which can be used with or without |                                                     |                     |                     | 1010                                                                                                             | Input phase error tracked over ±2047 UI. |                 |         |  |  |
|                                                  | •                                                   | apture range capa   | •                   | 1011                                                                                                             | Input phase error t                      |                 |         |  |  |
|                                                  | This register valu                                  | ie is used by Bits  | 6 and 7.            | 1100-1111                                                                                                        | Input phase error t                      | tracked over ±8 | 191 UI. |  |  |

**FINAL** 

#### Address (hex): 76

| Register Name       | cnfg_phasemon                                                                                                                                                                         |                                                                                                                        | Description                                                                              |           | to configure the function for low ts. | Default Value                           | 0000 0110 |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------|---------------------------------------|-----------------------------------------|-----------|
| Bit 7               | Bit 6                                                                                                                                                                                 | Bit 5                                                                                                                  | Bit 4                                                                                    | Bit 3     | Bit 2                                 | Bit 1                                   | Bit O     |
| ip_noise_<br>window |                                                                                                                                                                                       | phasemon_en                                                                                                            | phmon_PBO_<br>en                                                                         |           | phase                                 | mon_limit                               |           |
| Bit No.             | Description                                                                                                                                                                           |                                                                                                                        |                                                                                          | Bit Value | Value Descripti                       | on                                      |           |
| 7                   | <i>ip_noise_window</i><br>Register bit to en<br>around low-frequ<br>feature ensures t<br>outside the 5% w<br>will not be consid<br>any possible pha<br>connection is ren<br>possible. | able a window of<br>ency inputs (2, 4<br>hat any edge cau<br>indow where the<br>ered within the D<br>se hit when a low | and 8 kHz). This<br>ised by noise<br>edge is expected<br>PLL. This reduces<br>-frequency | 0<br>1    |                                       | all edges for phas<br>put edges outside | 0         |
| 6                   | Not used.                                                                                                                                                                             |                                                                                                                        |                                                                                          | -         | -                                     |                                         |           |

### ACS8530 SETS

|                     | D COMMUN<br>: 76 (cont                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | NICATIONS                                                                                                                                                                                                                                                                                                                    | FIN                                                                                                                                                                                                                   | IAL                                                 |                                                                               |                                                                                                                                    | DATASHEE                                                                    |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|
| Register Name       | cnfg_phasemo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                           | (R/W) Register<br>noise rejection<br>frequency inpu | Default Value                                                                 | 0000 0110                                                                                                                          |                                                                             |  |
| Bit 7               | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Bit 5                                                                                                                                                                                                                                                                                                                        | Bit 4                                                                                                                                                                                                                 | Bit 3                                               | Bit 2                                                                         | Bit 1                                                                                                                              | Bit O                                                                       |  |
| ip_noise_<br>window |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | phasemon_en                                                                                                                                                                                                                                                                                                                  | phmon_PBO_<br>en                                                                                                                                                                                                      |                                                     | phase                                                                         | emon_limit                                                                                                                         |                                                                             |  |
| Bit No.             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                       | <b>Bit Value</b>                                    | ue Value Description                                                          |                                                                                                                                    |                                                                             |  |
| 5                   | <i>phasemon_en</i><br>Register bit to enable the phase transient monitor,<br>which monitors the phase error between the output<br>of the DPLL and the reference input. With a low<br>bandwidth setting, a phase transient on the input<br>will be measured as a phase error by the phase<br>transient monitor. As the DPLL tracks the input<br>phase, this error will reduce as the phase is pulled<br>in. If this measured error is beyond the limit<br>specified in Bits [3:0] <i>phasemon_limit</i> , then a phase<br>monitor alarm will be raised. |                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                       | 0<br>1                                              | Phase transient monitor disabled.<br>Phase transient monitor enabled.         |                                                                                                                                    |                                                                             |  |
| 4                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | en<br>enable a phase trai<br>natically trigger a Ph                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                       | 0<br>1                                              |                                                                               | t alarm will not trig<br>t alarm will trigger                                                                                      |                                                                             |  |
| [3:0]               | monitor. Althou<br>the actual phase<br>alarm limit will<br>input phase an<br>very low bandw<br>transient, the a<br>programmed li<br>a higher bandw<br>required to trig<br>This is because<br>from the output                                                                                                                                                                                                                                                                                                                                           | the limit for the pha-<br>ugh this limit is set is<br>se transient required<br>depend on the rated<br>and the bandwidth of<br>vidth and a relativel<br>alarm will be trigger<br>mit. With a slower p<br>vidth, the actual pha-<br>iger the alarm will b<br>the monitor's refer<br>to f the DPLL and the<br>always be reduced | n microseconds,<br>ed to trigger the<br>e of change of the<br>the DPLL. With a<br>y fast input phase<br>ed close to the<br>obase transient or<br>ase transient<br>e much greater.<br>rence is taken<br>he phase error |                                                     | of phase error in<br>the phase trans<br>transient limit in<br>to the value in | ned integer repres<br>required across th<br>sient alarm, Reg. C<br>n time can be calc<br>the register, and n<br>s gives a range of | e DPLL to cause<br>08 Bit 5. The phas<br>ulated by adding<br>nultiplying by |  |



### FINAL

### Address (hex): 77

| Register Name | sts_current_phase<br>[7:0]                                                     |       | Description | (RO) Bits [7:0] of the current phase register. |                          | Default Value   | 0000 0000        |
|---------------|--------------------------------------------------------------------------------|-------|-------------|------------------------------------------------|--------------------------|-----------------|------------------|
| Bit 7 Bit 6 I | Bit 5                                                                          | Bit 4 | Bit 3       | Bit 2                                          | Bit 1                    | Bit O           |                  |
|               |                                                                                |       | current_    | phase[7:0]                                     |                          |                 |                  |
| Bit No.       | Description                                                                    |       |             | Bit Value                                      | Value Description        | n               |                  |
| [7:0]         | <i>current_phase</i><br>Bits [7:0] of the curre<br><i>sts_current_phase [1</i> |       |             | -                                              | See Reg. 78 <i>sts</i> _ | current_phase [ | 15:8] for detail |

#### Address (hex): 78

| Register Name | sts_current_phase<br>[15:8]                                                                                                                                             |                                                   | Description                                                | (RO) Bits [15:8] of the current phase register. |                                                                         | Default Value                                                                                                                                  | 0000 0000                                                               |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| Bit 7         | Bit 6                                                                                                                                                                   | Bit 5                                             | Bit 4                                                      | Bit 3                                           | Bit 2                                                                   | Bit 1                                                                                                                                          | Bit O                                                                   |  |  |
|               |                                                                                                                                                                         |                                                   | current_                                                   | _phase[15:8]                                    |                                                                         |                                                                                                                                                |                                                                         |  |  |
| Bit No.       | Description                                                                                                                                                             |                                                   |                                                            | Bit Value                                       | Value Descript                                                          | ion                                                                                                                                            |                                                                         |  |  |
| [7:0]         | <i>current_phase</i><br>Bits [15:8] of the cur<br>register is used to rea<br>detector of either the<br>according to Reg. 4B<br>is averaged in the ph<br>made available. | ad either fro<br>TO DPLL or<br>Bit 4 <i>T4_TC</i> | m the phase<br>the T4 DPLL,<br>2_ <i>select.</i> The value | -                                               | with the value<br>This 16-bit valu<br>integer. The va<br>averaged value | is register should b<br>in Reg. 77 <i>sts_curi</i><br>ue is a 2's complen<br>lue multiplied by 0<br>e of the current pha<br>easured at the DPL | <i>rent_phase [7:0].</i><br>nent signed<br>.707 is the<br>ase error, in |  |  |

#### Address (hex): 79

| Register Name | cnfg_phase_ala | arm_timeout | It <b>Description</b> (R/W) Register to configure h<br>long before a phase alarm is<br>raised on an input |           | hase alarm is     | Default Value | 0011 0010 |
|---------------|----------------|-------------|-----------------------------------------------------------------------------------------------------------|-----------|-------------------|---------------|-----------|
| Bit 7         | Bit 6          | Bit 5       | Bit 4                                                                                                     | Bit 3     | Bit 2             | Bit 1         | Bit O     |
|               |                |             |                                                                                                           | time      | out_value         |               |           |
| Bit No.       | Description    |             |                                                                                                           | Bit Value | Value Description | on            |           |
| [7:6]         | Not used.      |             |                                                                                                           | -         | -                 |               |           |

### ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

Address (hex): 79 (cont...)

| Register Name | cnfg_phase_alarm_timeout                                   |                                                                                                               | Description                                                                                 | (R/W) Register<br>long before a p<br>raised on an in |                                                                                                   | Default Value                                                                                                                                         | 0011 0010                                                                                  |  |  |
|---------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| Bit 7         | Bit 6                                                      | Bit 5                                                                                                         | Bit 4                                                                                       | Bit 3                                                | Bit 2                                                                                             | Bit 1                                                                                                                                                 | Bit O                                                                                      |  |  |
|               |                                                            |                                                                                                               |                                                                                             | time                                                 | eout_value                                                                                        |                                                                                                                                                       |                                                                                            |  |  |
| Bit No.       | Description                                                |                                                                                                               |                                                                                             | Bit Value                                            | Value Description                                                                                 | on                                                                                                                                                    |                                                                                            |  |  |
| [5:0]         | the TO DPLL is at<br>input has been re<br>is no way to mea | tempting to loc<br>ejected due to a<br>sure whether it<br>onger selected<br>n either remair<br>-out after 128 | a phase alarm, there<br>is good again,<br>by the DPLL. The<br>until reset by<br>seconds, as | -                                                    | time before a pl<br>input. The value<br>seconds. This ti<br>controlling state<br>Pre-locked2 or I | ned integer repres<br>nase alarm will be<br>e multiplied by 2 g<br>me value is the tir<br>e machine will spe<br>Phase-lost modes<br>the selected inpu | raised on an<br>ives the time in<br>me that the<br>and in Pre-locked,<br>before setting th |  |  |

**FINAL** 

### Address (hex): 7A

| Register Name | cnfg_sync_pulses                                                                                                                               |                                                     | Description                                               | Sync outputs and TO11 and | to configure the<br>vailable from TO10<br>select the source<br>nd 8 kHz outputs | Default Value                          | 0000 0000 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------|----------------------------------------|-----------|
| Bit 7         | Bit 7 Bit 6 Bit                                                                                                                                |                                                     | Bit 4                                                     | Bit 3                     | Bit 2                                                                           | Bit 1                                  | Bit O     |
| 2k_8k_from_T4 |                                                                                                                                                |                                                     |                                                           | 8k_invert                 | 8k_pulse                                                                        | 2k_invert                              | 2k_pulse  |
| Bit No.       | Description                                                                                                                                    |                                                     |                                                           | Bit Value                 | Value Descriptio                                                                | n                                      |           |
| 7             | <i>2k_8k_from_T4</i><br>Register to select th<br>and 8 kHz outputs                                                                             |                                                     |                                                           | 0<br>1                    |                                                                                 | TO7 generated fro<br>TO7 generated fro |           |
| [6:4]         | Not used.                                                                                                                                      |                                                     |                                                           | -                         | -                                                                               |                                        |           |
| 3             | <i>8k_invert</i><br>Register bit to inve                                                                                                       | rt the 8 kHz ou                                     | tput from TO10.                                           | 0<br>1                    | 8 kHz TO10 outp<br>8 kHz TO10 outp                                              |                                        |           |
| 2             | <i>8k_pulse</i><br>Register bit to enable<br>to be either pulsed<br>must be enabled to<br>output TO10, and t<br>be defined by the p<br>on TO3. | or 50:50 duty<br>o use "pulsed o<br>hen the pulse v | cycle. Output TO3<br>utput" mode on<br>width on TO10 will | 0<br>1                    | 8 kHz TO10 outp<br>8 kHz TO10 outp                                              | •                                      |           |
| 1             | <i>2k_invert</i><br>Register bit to inve                                                                                                       | rt the 2 kHz ou                                     | tput from TO11.                                           | 0<br>1                    | 2 kHz TO11 outp<br>2 kHz TO11 outp                                              |                                        |           |



DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 7A (cont...)

| Register Name | cnfg_sync_pulses                                                                                                                                                                                                                                                                             |       | Description | (R/W) Register to configure the<br>Sync outputs available from TO10<br>and TO11 and select the source<br>for the 2 kHz and 8 kHz outputs<br>from TO1 - TO7. |                                  |           | 0000 0000 |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------|-----------|
| Bit 7         | Bit 6                                                                                                                                                                                                                                                                                        | Bit 5 | Bit 4       | Bit 3                                                                                                                                                       | Bit 2                            | Bit 1     | Bit O     |
| 2k_8k_from_T4 |                                                                                                                                                                                                                                                                                              |       |             | 8k_invert                                                                                                                                                   | 8k_pulse                         | 2k_invert | 2k_pulse  |
| Bit No.       | Description                                                                                                                                                                                                                                                                                  |       |             | <b>Bit Value</b>                                                                                                                                            | Value Description                | on        |           |
| 0             | 2k_pulse<br>Register bit to enable the 2 kHz output from T011<br>to be either pulsed or 50:50 duty cycle. Output T03<br>must be enabled to use "pulsed output" mode on<br>output T010, and then the pulse width on T011 will<br>be defined by the period of the output programmed<br>on T03. |       |             | 0<br>1                                                                                                                                                      | 2 kHz TO11 out<br>2 kHz TO11 out |           |           |

**FINAL** 

#### Address (hex): 7B

| Register Name            | cnfg_sync_phase                                                                                                                                                                                                                                                          | <u>e</u>                                                                                                                                                                                                                                                        | Description<br>Bit 4 | behavior of the                                                                                                                      | to configure the synchronization frame reference.                                                                                    | Default Value                                                                                                                                                                           | 0000 0000                                                                                                               |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Bit 7                    | Bit 6                                                                                                                                                                                                                                                                    | Bit 5                                                                                                                                                                                                                                                           |                      | Bit 3                                                                                                                                | Bit 2                                                                                                                                | Bit 1                                                                                                                                                                                   | Bit O                                                                                                                   |
| indep_FrSync/<br>MFrSync | Sync_OC-N_<br>rates                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                 |                      |                                                                                                                                      |                                                                                                                                      | Sync_phase                                                                                                                                                                              |                                                                                                                         |
| Bit No.                  | Description                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                 |                      | Bit Value                                                                                                                            | Value Description                                                                                                                    | on                                                                                                                                                                                      |                                                                                                                         |
| 7                        | Indep_FrSync/MrSync<br>This allows the option of either maintaining<br>alignment of FrSync and other clock outputs during<br>synchronization from the SYNC2K input, or whether<br>to not maintain alignment to all clocks and so not<br>disturb any of the output clocks |                                                                                                                                                                                                                                                                 | 0<br>1               | MFrSync & FrSync outputs are always aligned<br>other output clocks.<br>MFrSync & FrSync outputs are independent of<br>output clocks. |                                                                                                                                      |                                                                                                                                                                                         |                                                                                                                         |
| 6                        | OC-3 derived cloo<br>between the FrSy<br>allow a finer sam                                                                                                                                                                                                               | <i>c_OC-N_rates</i><br>allows the SYNC2K input to synchronize the<br>3 derived clocks in order to maintain alignment<br>ween the FrSync output and output clocks and<br><i>w</i> a finer sampling precision of the SYNC2K<br>at of either 19.44MHz or 38.88MHz. |                      |                                                                                                                                      | SYNC2K input. 1<br>6.48 MHz precis<br>as the input refe<br>Allows the SYNC<br>38.88 MHz inpu<br>and output aligr<br>the current cloc | locks are not affe<br>The SYNC2K input<br>sion. 6.48MHz she<br>erence clock.<br>C2K to operate wit<br>tt clock reference<br>ment to 19.44 M<br>k input is 19.44 N<br>pling precision is | t is sampled with a<br>ould be provided<br>th a 19.44 MHz of<br>. Input sampling<br>IHz is used when<br>/IHz, otherwise |
| [5:2]                    | Not used.                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                 |                      |                                                                                                                                      |                                                                                                                                      |                                                                                                                                                                                         |                                                                                                                         |



DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 7B (cont...)

| Register Name            | cnfg_sync_phase                           |                 | Description                   | behavior of the | to configure the<br>synchronization<br>I frame reference. | Default Value | 0000 0000 |
|--------------------------|-------------------------------------------|-----------------|-------------------------------|-----------------|-----------------------------------------------------------|---------------|-----------|
| Bit 7                    | Bit 6                                     | Bit 5           | Bit 4                         | Bit 3           | Bit 2                                                     | Bit 1         | Bit O     |
| indep_FrSync/<br>MFrSync | Sync_OC-N_<br>rates                       |                 |                               |                 |                                                           | Sync_phase    |           |
| Bit No.                  | Description                               |                 |                               | Bit Value       | Value Descriptio                                          | n             |           |
| [1:0]                    | Sync_phase                                |                 |                               | 00              | On target.                                                |               |           |
|                          | Register to control                       | the sampling of | of the external Sync          | 01              | 0.5 U.I. early                                            |               |           |
|                          | input. Nominally th                       | ne falling edge | of the input is               | 10              | 1 U.I. late                                               |               |           |
|                          | aligned with the fa<br>The margin is ±0.5 |                 | ne reference clock.<br>rval). | 11              | 0.5 U.I. late.                                            |               |           |

**FINAL** 

### Address (hex): 7C

| Register Name  | cnfg_sync_monit                                                                                                                                  | or                                                                                                                                                                                                                     | Description                                                                                                                         | (R/W) Register to configure the <b>Default Value</b> 0010 1011<br>external Sync input monitor. It<br>also has a bit to control the phase<br>offset automatic ramping feature. |                                                                                                                                          |                                                                                                                                                                             |       |  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
| Bit 7          | Bit 6                                                                                                                                            | Bit 5                                                                                                                                                                                                                  | Bit 4                                                                                                                               | Bit 3                                                                                                                                                                         | Bit 2                                                                                                                                    | Bit 1                                                                                                                                                                       | Bit O |  |  |
| ph_offset_ramp | Sync_monitor_limit                                                                                                                               |                                                                                                                                                                                                                        |                                                                                                                                     |                                                                                                                                                                               | Sync_refer                                                                                                                               | ence_source                                                                                                                                                                 |       |  |  |
| Bit No.        | Description                                                                                                                                      |                                                                                                                                                                                                                        |                                                                                                                                     | Bit Value                                                                                                                                                                     | Value Descriptio                                                                                                                         | 'n                                                                                                                                                                          |       |  |  |
| 7              | calibration, see R<br>The calibration ro<br>and puts the devi<br>ramps the phase<br>output and feedb<br>phase offset to th<br>Reg. 70 or 71., ho | ce an internal pha<br>eg. 71, <i>Cnfg_Phas</i><br>utine is transparer<br>ce in holdover whi<br>offset to zero, rese<br>ack dividers and the<br>current program<br>oldover is then turr<br>e outside with no co<br>ole. | se_Offset.<br>In to the outside<br>le it internally<br>ets all internal<br>hen ramps the<br>imed value from<br>hed off. All this is | 0                                                                                                                                                                             | value to the new value when there is a change<br>Reg. 70 or 71.                                                                          |                                                                                                                                                                             |       |  |  |
| [6:4]          | synchronize the o<br>block to alarm wh<br>not align with the<br>input clock cycles<br>UI of the selected                                         | allowing the extern<br>outputs, is to use the<br>nen the external Sy<br>output within a ce<br>s. This register defi<br>reference source.<br>thin this limit, ther                                                      | ne Sync monitor<br>ync input does<br>ertain number of<br>nes the limit in<br>If the alignment                                       | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                                                                                          | Sync alarm raise<br>Sync alarm raise<br>Sync alarm raise<br>Sync alarm raise<br>Sync alarm raise<br>Sync alarm raise<br>Sync alarm raise | ad beyond $\pm 2$ UI.<br>ad beyond $\pm 3$ UI.<br>ad beyond $\pm 4$ UI.<br>ad beyond $\pm 5$ UI.<br>ad beyond $\pm 5$ UI.<br>ad beyond $\pm 6$ UI.<br>ad beyond $\pm 7$ UI. |       |  |  |



DATASHEET

ADVANCED COMMUNICATIONS

### Address (hex): 7C (cont...)

| Register Name  | cnfg_sync_monito                                                                                                                                                                       | r                                                                                                                       | Description                                                                        | (R/W) Register to configure the <b>Default Value</b> 0010 1<br>external Sync input monitor. It<br>also has a bit to control the phase<br>offset automatic ramping feature. |                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                          |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit 7          | Bit 6                                                                                                                                                                                  | Bit 5                                                                                                                   | Bit 4                                                                              | Bit 3                                                                                                                                                                      | Bit 2                                                                                                                                                                                                                                                                                | Bit 1                                                                                                                                                                                                                                                                                                                                                 | Bit O                                                                                                                    |  |  |
| ph_offset_ramp | Sj                                                                                                                                                                                     | nc_monitor_lim                                                                                                          | it                                                                                 |                                                                                                                                                                            | Sync_refer                                                                                                                                                                                                                                                                           | rence_source                                                                                                                                                                                                                                                                                                                                          |                                                                                                                          |  |  |
| Bit No.        | Description                                                                                                                                                                            |                                                                                                                         |                                                                                    | Bit Value                                                                                                                                                                  | e Value Description                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                          |  |  |
| [3:0]          | <i>Sync_reference_sa</i><br>The external Sync<br>with a particular in<br>external Sync enal<br>the external Sync i<br>locked to the selec<br>associate the Fran<br>reference clock for | reference can o<br>put reference. V<br>bling is selected<br>nput will only be<br>cted source. This<br>ne Sync reference | When automatic<br>in Reg. 34 Bit 7,<br>enabled when<br>can be used to<br>be with a | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1011<br>1100<br>1101<br>1101<br>1110<br>1111                                                       | External Sync as<br>External Sync as | associated with inp<br>associated with inp | ut I2.<br>ut I3.<br>ut I4.<br>ut I5.<br>ut I6.<br>ut I7.<br>ut I8.<br>ut I9.<br>ut I10.<br>ut I11.<br>ut I12.<br>ut I13. |  |  |

**FINAL** 

#### Address (hex): 7D

| Register Name | ne cnfg_interrupt Descript                                                                                        |                                                         | Description                        | (R/W) Register<br>interrupt outpu | •              | figure Default Value 0000 0010                              |              |  |
|---------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------|-----------------------------------|----------------|-------------------------------------------------------------|--------------|--|
| Bit 7         | Bit 6                                                                                                             | Bit 5                                                   | Bit 4                              | Bit 3                             | Bit 2          | Bit 1                                                       | Bit O        |  |
|               |                                                                                                                   |                                                         |                                    |                                   | GPO_en         | tristate_en                                                 | int_polarity |  |
| Bit No.       | Description                                                                                                       |                                                         |                                    | Bit Value                         | Value Descrip  | tion                                                        |              |  |
| [7:3]         | Not used.                                                                                                         |                                                         |                                    | -                                 |                |                                                             |              |  |
| 2             | GPO_en                                                                                                            |                                                         |                                    | 0                                 | Interrupt outp | ut pin used for inter                                       | rupts.       |  |
|               | (Interrupt General<br>output pin is not re<br>allow the pin to be<br>output. The pin wil<br>polarity control bit, | equired, then se<br>used as a gene<br>I be driven to th | tting this bit will<br>ral purpose |                                   |                | purpose.                                                    |              |  |
| 1             | <i>tristate_en</i><br>The interrupt can b<br>connected directly<br>with other sources                             | to a processor,                                         |                                    | 0<br>1                            |                | lways driven when i<br>nly driven when act<br>nen inactive. |              |  |

## ACS8530 SETS

DATASHEET

### ADVANCED COMMUNICATIONS

### Address (hex): 7D (cont...)

| Register Name | cnfg_interrupt                                                             |               | Description      | (R/W) Register<br>interrupt output | 0             | Default Value                                               | 0000 0010    |
|---------------|----------------------------------------------------------------------------|---------------|------------------|------------------------------------|---------------|-------------------------------------------------------------|--------------|
| Bit 7         | Bit 6                                                                      | Bit 5         | Bit 4            | Bit 3                              | Bit 2         | Bit 1                                                       | Bit O        |
|               |                                                                            |               |                  |                                    | GPO_en        | tristate_en                                                 | int_polarity |
| Bit No.       | Description                                                                |               |                  | Bit Value                          | Value Descrip | tion                                                        |              |
| 0             | <i>int_polarity</i><br>The interrupt pin ca<br><i>High</i> or <i>Low</i> . | an be configu | red to be active | 0<br>1                             | interrupt.    | n driven <i>Low</i> to indi<br>in driven <i>High</i> to ind |              |

**FINAL** 

#### Address (hex): 7E

| Register Name | cnfg_protection                                                                                                                            |                                                                          | Description                                                   | (R/W) Protection register to protect against erroneous software writes. |                    | Default Value | 1000 0101 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|---------------|-----------|
| Bit 7         | Bit 6                                                                                                                                      | Bit 5                                                                    | Bit 4                                                         | Bit 3                                                                   | Bit 2              | Bit 1         | Bit O     |
|               |                                                                                                                                            |                                                                          | protecti                                                      | on_value                                                                |                    |               |           |
| Bit No.       | Description                                                                                                                                |                                                                          |                                                               | <b>Bit Value</b>                                                        | Value Description  |               |           |
| [7:0]         | <i>protection_value</i><br>This register can be<br>software writes a sp                                                                    |                                                                          |                                                               | 0000 0000 -<br>1000 0100                                                | Protected mode.    |               |           |
|               | before being able to<br>device. Three mode                                                                                                 | o modify any ot                                                          | her register in the                                           | 1000 0101                                                               | Fully unprotected. |               |           |
|               | (i) protected<br>(ii) fully unprotected                                                                                                    | ·                                                                        |                                                               | 1000 0110                                                               | Single unprotecte  | d.            |           |
|               | (iii) single unprotect<br>When protected, no<br>be written to. When<br>register in the devic<br>unprotected, only of<br>the device automat | o other register<br>fully unprotec<br>e can be writte<br>ne register can | ted, any writeable<br>en to. When single<br>be written before | 1000 0111 –<br>1111 1111                                                | Protected mode.    |               |           |

### ADVANCED COMMUNICATIONS

### Address (hex): 7F

| Register Name | cnfg_uPsel                                                                                                                                                                                |                                                                                                                                                                                                           | Description                                                                                                                       | (R/W)* Register reflecting the value on the UPSEL device pins following reset, and writeable in EPROM mode. |                                                                                                                                           | Default Value                            | 0000 0000** |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------|
| Bit 7         | Bit 6                                                                                                                                                                                     | Bit 5                                                                                                                                                                                                     | Bit 4                                                                                                                             | Bit 3                                                                                                       | Bit 2                                                                                                                                     | Bit 1                                    | Bit O       |
|               |                                                                                                                                                                                           |                                                                                                                                                                                                           |                                                                                                                                   |                                                                                                             |                                                                                                                                           | upsel_value                              |             |
| Bit No.       | Description                                                                                                                                                                               |                                                                                                                                                                                                           |                                                                                                                                   | Bit Value                                                                                                   | Value Description                                                                                                                         | on                                       |             |
| [7:3]         | Not used.                                                                                                                                                                                 |                                                                                                                                                                                                           |                                                                                                                                   | -                                                                                                           | -                                                                                                                                         |                                          |             |
| [2:0]         | on the UPSEL pin<br>this is used to set<br>interface. Followi<br>further effect on t<br>*In order that the<br>EPROM and subs<br>processor, this re<br>mode. The value<br>EPROM will be th | s of the device a<br>t the mode of the<br>ng power-up, the<br>the microprocess<br>e device can be "<br>equently commu-<br>gister is program<br>programmed in l<br>e value loaded ir<br>this register is e | e microprocessor<br>se pins have no<br>sor interface.<br>booted" from an<br>unicate with a<br>mable in EPROM<br>ocation 7F of the | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111<br>(value at reset)                                    | Not used.<br>Interface in EPR<br>Interface in Mul<br>Interface in Inte<br>Interface in Mot<br>Interface in Seri<br>Not used.<br>Not used. | tiplexed mode.<br>I mode.<br>orola mode. |             |

**FINAL** 

### ACS8530 SETS

DATASHEET



#### FINAL

ACS8530 SETS

Electrical Specifications

### JTAG

The JTAG connections on the ACS8530 allow a full boundary scan to be made. The JTAG implementation is fully compliant to IEEE 1149.1<sup>[5]</sup>, with the following minor exceptions, and the user should refer to the standard for further information.

- 1. The output boundary scan cells do not capture data from the core, and so do not support INTEST. However this does not affect board testing.
- 2. In common with some other manufacturers, pin TRST is internally pulled *Low* to disable JTAG by default. The standard is to pull *High*. The polarity of TRST is as the standard: TRST *High* to enable JTAG boundary scan mode, TRST *Low* for normal operation.

The JTAG timing diagram is shown in Figure 22.

### **Over-voltage Protection**

The ACS8530 may require Over-Voltage Protection on input reference clock ports according to ITU

#### Figure 22 JTAG Timing

recommendation K.41<sup>[16]</sup>. Semtech protection devices are recommended for this purpose (see separate Semtech data book).

### **ESD** Protection

Suitable precautions should be taken to protect against electrostatic damage during handling and assembly. This device incorporates ESD protection structures that protect the device against ESD damage at ESD input levels up to at least +/2kV using the Human Body Model (HBD) MIL-STD-883D Method 3015.7, for all pins except pins 24, 25, 26 and 27 (AMI I/Os) which are protected up to at least ±1 kV.

### **Latchup Protection**

This device is protected against latchup for input current pulses of magnitude up to at least  $\pm 100$  mA to JEDEC Standard No. 78 August 1997.



#### Table 30 JTAG Timing (for use with Figure 22)

| Parameter                       | Symbol           | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------|---------|---------|---------|-------|
| Cycle Time                      | t <sub>CYC</sub> | 50      | -       | -       | ns    |
| TMS/TDI to TCK rising edge time | t <sub>SUR</sub> | 3       | -       | -       | ns    |
| TCK rising to TMS/TDI hold time | t <sub>HT</sub>  | 23      | -       | -       | ns    |
| TCK falling to TDO valid        | t <sub>DOD</sub> | -       | -       | 5       | ns    |



FINAL

DATASHEET

### Maximum Ratings

Important Note: The Absolute Maximum Ratings, Table 31, are stress ratings only, and functional operation of the device at conditions other than those indicated in the Operating Conditions sections of this specification are not implied. Exposure to the absolute maximum ratings for an extended period may reduce the reliability or useful lifetime of the product.

#### Table 31 Absolute Maximum Ratings

| Parameter                                                                                                    | Symbol            | Minimum | Maximum | Units |
|--------------------------------------------------------------------------------------------------------------|-------------------|---------|---------|-------|
| Supply Voltage VDDa, VDDb, VDDc, VDDd,<br>VD1+, VD2+, VD3+, VA1+, VA2+, VA3+,<br>VAMI+, VDD_DIFFa, VDD_DIFFb | V <sub>DD</sub>   | -0.5    | 3.6     | V     |
| Power Supply (DC voltage) VDD5                                                                               | V <sub>DD5</sub>  | -       | 5.5     | V     |
| Input Voltage (non-supply pins)                                                                              | V <sub>IN</sub>   | -       | 5.5     | V     |
| Output Voltage (non-supply pins)                                                                             | V <sub>OUT</sub>  | -       | 5.5     | V     |
| Ambient Operating Temperature Range                                                                          | T <sub>A</sub>    | -40     | +85     | °C    |
| Storage Temperature                                                                                          | T <sub>STOR</sub> | -50     | +150    | °C    |

### **Operating Conditions**

#### Table 32 Operating Conditions

| Parameter                                                                                                                  | Symbol           | Minimum | Typical | Maximum | Units |
|----------------------------------------------------------------------------------------------------------------------------|------------------|---------|---------|---------|-------|
| Power Supply (dc voltage)<br>VDDa, VDDb, VDDc, VDDd, VD1+, VD2+,<br>VD3+, VA1+, VA2+, VA3+, VAMI+,<br>VDD_DIFFa, VDD_DIFFb | V <sub>DD</sub>  | 3.0     | 3.3     | 3.6     | V     |
| Power Supply (DC voltage) VDD5                                                                                             | V <sub>DD5</sub> | 3.0     | 3.3/5.0 | 5.5     | V     |
| Ambient Temperature Range                                                                                                  | T <sub>A</sub>   | -40     | -       | +85     | Oo    |
| Supply Current<br>(Typical - one 19 MHz output)                                                                            | I <sub>DD</sub>  | -       | 130     | 222     | mA    |
| Total Power Dissipation                                                                                                    | P <sub>TOT</sub> | -       | 430     | 800     | mW    |

### **DC Characteristics**

#### Table 33 DC Characteristics: TTL Input Port

Across all operating conditions, unless otherwise stated

| Parameter            | Symbol          | Minimum | Typical | Maximum | Units |
|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>IN</sub> High | V <sub>IH</sub> | 2       | -       | -       | V     |
| V <sub>IN</sub> Low  | V <sub>IL</sub> | -       | -       | 0.8     | V     |
| Input Current        | I <sub>IN</sub> | -       | -       | 10      | μΑ    |



FINAL

DATASHEET

Table 34 DC Characteristics: TTL Input Port with Internal Pull-up

Across all operating conditions, unless otherwise stated

| Parameter            | Symbol          | Minimum | Typical | Maximum | Units |
|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>IN</sub> High | V <sub>IH</sub> | 2       | -       | -       | V     |
| V <sub>IN</sub> Low  | V <sub>IL</sub> | -       | -       | 0.8     | V     |
| Pull-up Resistor     | PU              | 25      | -       | 95      | kΩ    |
| Input Current        | I <sub>IN</sub> | -       | -       | 120     | μΑ    |

#### Table 35 DC Characteristics: TTL Input Port with Internal Pull-down

Across all operating conditions, unless otherwise stated

| Parameter            | Symbol          | Minimum | Typical | Maximum | Units |
|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>IN</sub> High | V <sub>IH</sub> | 2       | -       | -       | V     |
| V <sub>IN</sub> Low  | V <sub>IL</sub> | -       | -       | 0.8     | V     |
| Pull-down Resistor   | PD              | 25      | -       | 95      | kΩ    |
| Input Current        | I <sub>IN</sub> | -       | -       | 120     | μΑ    |

#### Table 36 DC Characteristics: TTL Output Port

Across all operating conditions, unless otherwise stated

| Parameter                               | Symbol          | Minimum | Typical | Maximum | Units |
|-----------------------------------------|-----------------|---------|---------|---------|-------|
| $V_{OUT}$ Low (I <sub>OL</sub> = 4 mA)  | V <sub>OL</sub> | 0       | -       | 0.4     | V     |
| $V_{OUT}$ High (I <sub>OL</sub> = 4 mA) | V <sub>OH</sub> | 2.4     | -       | -       | V     |
| Drive Current                           | Ι <sub>D</sub>  | -       | -       | 4       | mA    |

#### Table 37 DC Characteristics: PECL Input/Output Port

Across all operating conditions, unless otherwise stated

| Parameter                                                         | Symbol                | Minimum              | Typical | Maximum              | Units |
|-------------------------------------------------------------------|-----------------------|----------------------|---------|----------------------|-------|
| PECL Input <i>Low</i> Voltage<br>Differential Inputs (Note (ii))  | V <sub>ILPECL</sub>   | V <sub>DD</sub> -2.5 | -       | V <sub>DD</sub> -0.5 | V     |
| PECL Input <i>High</i> Voltage<br>Differential Inputs (Note (ii)) | V <sub>IHPECL</sub>   | V <sub>DD</sub> -2.4 | -       | V <sub>DD</sub> -0.4 | V     |
| Input Differential Voltage                                        | V <sub>IDPECL</sub>   | 0.1                  | -       | 1.4                  | V     |
| PECL Input <i>Low</i> Voltage<br>Single-ended Input (Note (iii))  | V <sub>ILPECL_S</sub> | V <sub>DD</sub> -2.4 | -       | V <sub>DD</sub> -1.5 | V     |

Revision 3.02/November 2005 © Semtech Corp.





FINAL

DATASHEET

Table 37 DC Characteristics: PECL Input/Output Port (cont...)

Across all operating conditions, unless otherwise stated

| Parameter                                                                      | Symbol                | Minimum               | Typical | Maximum               | Units |
|--------------------------------------------------------------------------------|-----------------------|-----------------------|---------|-----------------------|-------|
| PECL Input <i>High</i> Voltage<br>Single-ended Input (Note (iii))              | V <sub>ILPECL_S</sub> | V <sub>DD</sub> -1.3  | -       | V <sub>DD</sub> -0.5  | V     |
| Input <i>High</i> Current<br>Input Differential Voltage V <sub>ID</sub> = 1.4V | I <sub>IHPECL</sub>   | -10                   | -       | +10                   | μA    |
| Input <i>Low</i> Current<br>Input Differential Voltage V <sub>ID</sub> = 1.4V  | IILPECL               | -10                   | -       | +10                   | μA    |
| PECL Output Low Voltage (Note (iv))                                            | V <sub>OLPECL</sub>   | V <sub>DD</sub> -2.10 | -       | V <sub>DD</sub> -1.62 | V     |
| PECL Output High Voltage (Note (iv))                                           | V <sub>OHPECL</sub>   | V <sub>DD</sub> -1.25 | -       | V <sub>DD</sub> -0.88 | V     |
| PECL Output Differential Voltage (Note (iv))                                   | V <sub>ODPECL</sub>   | 580                   | -       | 900                   | mV    |

Notes: (i) Unused differential input ports should be left floating and set in LVDS mode, or the positive and negative inputs tied to V<sub>DD</sub> and GND respectively.

- (ii) Assuming a differential input voltage of at least 100 mV.
- (iii) Unused differential input terminated to  $V_{DD}$  -1.4 V.
- (iv) With 50  $\Omega$  load on each pin to V<sub>DD</sub>-2 V, i.e. 82  $\Omega$  to GND and 130  $\Omega$  to V<sub>DD</sub>.

#### Figure 23 Recommended Line Termination for PECL Input/Output Ports





### FINAL

### DATASHEET

ACS8530 SETS

Table 38 DC Characteristics: LVDS Input/Output Port

Across all operating conditions, unless otherwise stated

| Parameter                                                                                                                                                           | Symbol                | Minimum | Typical | Maximum | Units |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|---------|---------|-------|
| LVDS Input Voltage Range<br>Differential Input Voltage = 100 mV                                                                                                     | V <sub>VRLVDS</sub>   | 0       |         | 2.40    | V     |
| LVDS Differential Input Threshold                                                                                                                                   | V <sub>DITH</sub>     | -100    | -       | +100    | mV    |
| LVDS Input Differential Voltage                                                                                                                                     | V <sub>IDLVTSDS</sub> | 0.1     | -       | 1.4     | V     |
| LVDS Input Termination Resistance<br>Must be placed externally across the LVDS<br>$\pm$ input pins of ACS8530. Resistor should<br>be 100 $\Omega$ with 5% tolerance | R <sub>TERM</sub>     | 95      | 100     | 105     | Ω     |
| LVDS Output <i>High</i> Voltage<br>(Note (i))                                                                                                                       | V <sub>OHLVDS</sub>   | -       | -       | 1.585   | V     |
| LVDS Output <i>Low</i> Voltage<br>(Note (i))                                                                                                                        | V <sub>OLLVDS</sub>   | 0.885   | -       | -       | V     |
| LVDS Differential Output Voltage                                                                                                                                    | V <sub>ODLVDS</sub>   | 250     | -       | 450     | mV    |
| LVDS Change in Magnitude of Differential<br>Output Voltage for complementary States<br>(Note (i))                                                                   | V <sub>DOSLVDS</sub>  | -       | -       | 25      | mV    |
| LVDS Output Offset Voltage<br>Temperature = 25°C (Note (i))                                                                                                         | V <sub>OSLVDS</sub>   | 1.125   |         | 1.275   | V     |

Note: (i) With 100  $\Omega$  load between the differential outputs.



FI<u>NAL</u>

DATASHEET

Figure 24 Recommended Line Termination for LVDS Input/Output Ports



#### DC Characteristics: AMI Input/Output Port

(Across all operating Conditions, unless otherwise stated.)

The Alternate Mark Inversion (AMI) signal is DC balanced and consists of positive and negative pulses with a peak-to-peak voltage of 2.0  $\pm$ 0.2 V.

The electrical specifications are taken from option a) of Table 2/G.703 - Digital 64 kbit/s centralized clock interface, from ITU G.703<sup>[6]</sup>.

The electrical characteristics of the 64 kbit/s interface are as follows:

Nominal bit rate: 64 kbit/s. The tolerance is determined by the network clock stability.

There should be a symmetrical pair carrying the composite timing signal (64 kHz and 8 kHz). The use of transformers is recommended.

Over-voltage protection requirement: refer to Recommendation K.41<sup>[16]</sup>

#### Code conversion rules:

The data signals are coded in AMI code with 100% duty cycle. The composite clock timing signals convey the 64 kHz bit-timing information using AMI coding with a 50 % to 70 % duty ratio and the 8 kHz octet phase information by introducing violations in the code rule. The structure of the signals and voltage level are shown in Figure 25, Figure 26 and Figure 27.

| Table 39 DC Characteristics: AMI Input/Output Port       |  |
|----------------------------------------------------------|--|
| Across all operating conditions, unless otherwise stated |  |

| Parameter                  | Symbol               | Minimum | Typical | Maximum               | Units |
|----------------------------|----------------------|---------|---------|-----------------------|-------|
| Input Pulse Width          | t <sub>PW</sub>      | 1.56    | 7.8     | 14.04                 | μS    |
| Input Pulse Rise/Fall Time | t <sub>R/F</sub>     | -       | -       | 5                     | μs    |
| AMI Input Voltage High     | V <sub>IH AMI</sub>  | 2.5     | -       | V <sub>DD</sub> + 0.3 | V     |
| AMI Input Voltage Middle   | V <sub>VIM AMI</sub> | 1.5     | 1.65    | 1.8                   | V     |
| AMI Input Voltage Low      | V <sub>VIL AMI</sub> | 0       | -       | 1.4                   | V     |





FINAL

DATASHEET

Table 39 DC Characteristics: AMI Input/Output Port (cont...)

Across all operating conditions, unless otherwise stated

| Parameter                                                | Symbol              | Minimum                | Typical | Maximum | Units |
|----------------------------------------------------------|---------------------|------------------------|---------|---------|-------|
| AMI Output Current Drive                                 | I <sub>AMIOUT</sub> | -                      | -       | 20      | mA    |
| AMI Output <i>High</i> Voltage<br>Output Current = 20 mA | V <sub>OH AMI</sub> | V <sub>DD</sub> - 0.16 | -       | -       | V     |
| AMI Output <i>Low</i> Voltage<br>Output Current = 20 mA  | V <sub>OL AMI</sub> | -                      | -       | 0.16    | V     |
| Nominal Test Load Impedance                              | R <sub>TEST</sub>   | -                      | 110     | -       | Ω     |
| "Mark" Amplitude After Transformer                       | V <sub>MARK</sub>   | 0.9                    | 1.0     | 1.1     | V     |
| "Space" Amplitude After Transformer                      | V <sub>SPACE</sub>  | - 0.1                  | 0       | 0.1     | V     |

#### Figure 25 Signal Structure of 64 kHz/8 kHz Central Clock Interface)



*Note...after suitable input/output transformer (also see Figure 6/G.703<sup>[6]</sup>)* 



ADVANCED COMMUNICATIONS

FINAL

DATASHEET

Figure 26 AMI Input and Output Signal Levels



Figure 27 Recommended Line Termination for AMI Input/Output Ports



Note... The AMI inputs 11 and 12 should be connected to the external AMI clock source by 470 nF coupling capacitor C1.

The AMI differential output T08POS/T08NEG should be coupled to a line transformer with a turns ratio of 3:1. Components C2 = 470 pF and C3 = 2 nF. If a transformer with a turns ratio of 1:1 is used, a 3:1 ratio potential divider  $R_{load}$  must be used to achieve the required 1 V p-p voltage level for the positive and negative pulses.

### Jitter Performance

Output jitter generation measured over 60 second interval, UI p-p max measured using C-MAC E2747 12.800 MHz TCXO on ICT Flexacom tester.

Note...This table is only for comparing the ACS8530 output jitter performance against values and quoted in various specifications for given conditions. It should not be used to infer compliance to any other aspects of these specifications.



FINAL

### ACS8530 SETS

### DATASHEET

Table 40 Output Jitter Generation

| Test Definition                                                    |                   | Conditions | Jitter Spec | ACS8530 Jitter          |           |            |  |
|--------------------------------------------------------------------|-------------------|------------|-------------|-------------------------|-----------|------------|--|
| Specification                                                      | Filter            | Bandwidth  | I/P Freq    | Lock Mode               | UI        | UI (TYP)   |  |
| G813 <sup>[11]</sup> for 155 MHz o/p option 1                      | 65 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | Direct lock             | 0.1 р-р   | 0.067 р-р  |  |
|                                                                    |                   |            |             | 8k lock                 | -         | 0.065 р-р  |  |
| G813 <sup>[11]</sup> & G812 <sup>[10]</sup> for 2.048 MHz option 1 | 20 Hz - 100 kHz   | 4 Hz       | 2.048 MHz   | 8k lock                 | 0.05 p-p  | 0.012 р-р  |  |
| G813 <sup>[11]</sup> for 155 MHz o/p option 2                      | 12 kHz - 1.3 MHz  | 18 Hz      | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.072 р-р  |  |
|                                                                    | 12 kHz - 1.3 MHz  | 8 Hz       | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.072 р-р  |  |
|                                                                    | 12 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.078 р-р  |  |
|                                                                    | 12 kHz - 1.3 MHz  | 2.5 Hz     | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.078 р-р  |  |
|                                                                    | 12 kHz - 1.3 MHz  | 1.2 Hz     | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.078 р-р  |  |
|                                                                    | 12 kHz - 1.3 MHz  | 0.6 Hz     | 19 MHz      | Direct lock/<br>8k lock | 0.1 р-р   | 0.076 р-р  |  |
| G812 <sup>[10]</sup> for 1.544 MHz o/p                             | 10 Hz - 40 kHz    | 4 Hz       | 1.544 MHz   | 8k lock                 | 0.05 р-р  | 0.006 p-p  |  |
| G812 <sup>[10]</sup> for 155 MHz electrical                        | 500 Hz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.5 р-р   | 0.118 р-р  |  |
| G812 <sup>[10]</sup> for 155 MHz electrical                        | 65 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.075 р-р | 0.065 p-p  |  |
| ETS-300-462-3 <sup>[3]</sup> for 2.048 MHz SEC o/p                 | 20 Hz - 100 kHz   | 4 Hz       | 2.048 MHz   | 8k lock                 | 0.5 p-p   | 0.012 p-p  |  |
| ETS-300-462-3 <sup>[3]</sup> for 2.048 MHz SEC o/p                 | 49 Hz - 100 kHz   | 4 Hz       | 2.048 MHz   | 8k lock                 | 0.2 р-р   | 0.012 р-р  |  |
| ETS-300-462-3 <sup>[3]</sup> for 2.048 MHz SSU o/p                 | 20 Hz - 100 kHz   | 4 Hz       | 2.048 MHz   | 8k lock                 | 0.05 p-p  | 0.012 p-p  |  |
| ETS-300-462-5 <sup>[4]</sup> for 155 MHz o/p                       | 500 Hz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.5 p-p   | 0.118 р-р  |  |
| ETS-300-462-5 <sup>[4]</sup> for 155 MHz o/p                       | 65 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.1 р-р   | 0.067 р-р  |  |
| GR-253-CORE <sup>[17]</sup> net i/f, 51.84 MHz o/p                 | 100 Hz - 0.4 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 1.5 р-р   | 0.027 р-р  |  |
| GR-253-CORE <sup>[17]</sup> net i/f, 51.84 MHz o/p                 | 20 kHz to 0.4 MHz | 4 Hz       | 19 MHz      | 8k lock                 | 0.15 р-р  | 0.017 р-р  |  |
| GR-253-CORE <sup>[17]</sup> net i/f, 155 MHz o/p                   | 500 Hz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 1.5 р-р   | 0.118 р-р  |  |
| GR-253-CORE <sup>[17]</sup> net i/f, 155 MHz o/p                   | 65 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.15 р-р  | 0.067 р-р  |  |
| GR-253-CORE <sup>[17]</sup> cat II elect i/f, 155 MHz              | 12 kHz - 1.3 MHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.1 р-р   | 0.076 p-p  |  |
|                                                                    |                   |            |             |                         | 0.01 rms  | 0.006 rms  |  |
| GR-253-CORE <sup>[17]</sup> cat II elect i/f, 51.84 MHz            | 12 kHz - 400 kHz  | 4 Hz       | 19 MHz      | 8k lock                 | 0.1 р-р   | 0.018 p-p  |  |
|                                                                    |                   |            |             |                         | 0.01 rms  | 0.003 rms  |  |
| GR-253-CORE <sup>[17]</sup> DS1 i/f, 1.544 MHz                     | 10 Hz - 40 kHz    | 4 Hz       | 1.544 MHz   | 8k lock                 | 0.1 р-р   | 0.001 p-p  |  |
|                                                                    |                   |            |             |                         | 0.01 rms  | <0.001 rms |  |
| AT&T 62411 <sup>[2]</sup> for 1.544 MHz                            | 10 Hz - 8 kHz     | 4 Hz       | 1.544 MHz   | 8k lock                 | 0.02 rms  | <0.001 rms |  |



### FINAL

### DATASHEET

ACS8530 SETS

Table 40 Output Jitter Generation

| Test Definition                                                  |                  | Conditions | Jitter Spec | ACS8530 Jitter |           |            |
|------------------------------------------------------------------|------------------|------------|-------------|----------------|-----------|------------|
| Specification                                                    | Filter           | Bandwidth  | I/P Freq    | Lock Mode      | UI        | UI (TYP)   |
| AT&T 62411 <sup>[2]</sup> for 1.544 MHz                          | 8 Hz - 40 kHz    | 4 Hz       | 1.544 MHz   | 8k lock        | 0.025 rms | <0.001 rms |
| AT&T 62411 <sup>[2]</sup> for 1.544 MHz                          | 10 Hz - 40 kHz   | 4 Hz       | 1.544 MHz   | 8k lock        | 0.025 rms | <0.001 rms |
| AT&T 62411 <sup>[2]</sup> for 1.544 MHz                          | Broadband        | 4 Hz       | 1.544 MHz   | 8k lock        | 0.05 rms  | <0.001 rms |
| G-742 <sup>[8]</sup> for 2.048 MHz                               | DC - 100 kHz     | 4 Hz       | 2.048 MHz   | 8k lock        | 0.25 rms  | 0.012 rms  |
| G-742 <sup>[8]</sup> for 2.048MHz                                | 18 kHz - 100 kHz | 4 Hz       | 2.048 MHz   | 8k lock        | 0.05 p-p  | 0.012 р-р  |
| G-736 <sup>[7]</sup> for 2.048MHz                                | 20 Hz - 100 kHz  | 4 Hz       | 2.048 MHz   | 8k lock        | 0.05 p-p  | 0.012 р-р  |
| GR-499-CORE <sup>[18]</sup> & G824 <sup>[14]</sup> for 1.544 MHz | 10 Hz - 40kHz    | 4 Hz       | 1.544 MHz   | 8k lock        | 5.0 р-р   | 0.006 р-р  |
| GR-499-CORE <sup>[18]</sup> & G824 <sup>[14]</sup> for 1.544 MHz | 8 kHz - 40kHz    | 4 Hz       | 1.544 MHz   | 8k lock        | 0.1 р-р   | 0.006 р-р  |
| GR-1244-CORE <sup>[19]</sup> for 1.544 MHz                       | > 10 Hz          | 4 Hz       | 1.544 MHz   | 8k lock        | 0.05 p-p  | 0.006 p-p  |

### ACS8530 SETS

### ADVANCED COMMUNICATIONS Input/Output Timing

**FINAL** 

### DATASHEET

### Figure 28 Input/Output Timing

| Input/Output                          | Delay         |
|---------------------------------------|---------------|
| 8 kHz input<br>8 kHz output           | +8.2 ± 1.5 ns |
| 6.48 MHz input<br>6.48 MHz output     | +4.7 ± 1.5 ns |
| 19.44 MHz input<br>19.44 MHz output   | +4.3 ± 1.5 ns |
| 25.92 MHz input<br>25.92 MHz output   | +4.7 ± 1.5 ns |
| 38.88 MHz input<br>38.88 MHz output   | +4.6 ± 1.5 ns |
| 51.84 MHz input<br>51.84 MHz output   | +3.0 ± 1.5 ns |
| 77.76 MHz input<br>77.76 MHz output   | +5.3 ± 1.5 ns |
| 155.52 MHz input<br>155.52 MHz output | +5.3 ± 1.5 ns |



Е E1

 $\overline{\Lambda}$ 

3

<u>/</u>2

Package Information



++

П

∕₅∖

⁄1

AN1

D 2 D1/13

FINAL



Seating plan

ŧ

A1 6

 $\overline{4}$ 

HHH

1 2 3

НΗЩ

НННГ

ННННН

- $\triangle$ The top package body may be smaller than the bottom package body by as much as 0.15 mm.
- <u>⁄2</u> To be determined at seating plane.
- 3 Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- <u>⁄4</u> Details of pin 1 identifier are optional but will be located within the zone indicated.
- $\overline{5}$ Exact shape of corners can vary.
- $\triangle$ A1 is defined as the distance from the seating plane to the lowest point of the package body.
- $\triangle$ These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- <u>/8</u> Shows plating.

Table 41 100 Pin LQFP Package Dimension Data (for use with Figure 29)

| 100 LQFP<br>Package<br>Dimensions<br>in mm | D/E   | D1/<br>E1 | Α    | A1   | A2   | e    | AN1             | AN2             | AN3 | AN4              | R1   | R2   | L    | L1            | S    | b    | b1   | С    | с1   |
|--------------------------------------------|-------|-----------|------|------|------|------|-----------------|-----------------|-----|------------------|------|------|------|---------------|------|------|------|------|------|
| Min.                                       | -     | -         | 1.40 | 0.05 | 1.35 | -    | 11 <sup>0</sup> | 11 <sup>0</sup> | 00  | 00               | 0.08 | 0.08 | 0.45 | -             | 0.20 | 0.17 | 0.17 | 0.09 | 0.09 |
| Nom.                                       | 16.00 | 14.00     | 1.50 | 0.10 | 1.40 | 0.50 | 12 <sup>0</sup> | 12 <sup>0</sup> | -   | 3.5 <sup>0</sup> | -    | -    | 0.60 | 1.00<br>(ref) | -    | 0.22 | 0.20 | -    | -    |
| Max.                                       | -     | -         | 1.60 | 0.15 | 1.45 | -    | 13º             | 13 <sup>0</sup> | -   | 7 <sup>0</sup>   | -    | 0.20 | 0.75 | -             | -    | 0.27 | 0.23 | 0.20 | 0.16 |



AN2

R1\_1⁄2

s

AN3

R2

B

Section A-A





**ADVANCED COMMUNICATIONS** 

ACS8530 SETS

**Thermal Conditions** 

Notes: (i) Solderable to this limit.

(ii) Square package - dimensions apply in both X and Y directions.

(iii) Typical example. The user is responsible for ensuring compatibility with PCB manufacturing process, etc.

Revision 3.02/November 2005 © Semtech Corp.





**FINAL** 

The device is rated for full temperature range when this package is used with a 4 layer or more PCB. Copper coverage

F8530D\_030QFNFootprt100\_02

www.semtech.com

DATASHEET

# EMTECH

**ADVANCED COMMUNICATIONS** 



Application Information

ADVANCED COMMUNICATIONS

FINAL

DATASHEET

ACS8530 SETS

Figure 31 Simplified Application Schematic



DATASHEE



ADVANCED COMMUNICATIONS

3

### Abbreviations

| AMI   | Alternate Mark Inversion                      |
|-------|-----------------------------------------------|
| APLL  | Analogue Phase Locked Loop                    |
| BITS  | Building Integrated Timing Supply             |
| DFS   | Digital Frequency Synthesis                   |
| DPLL  | Digital Phase Locked Loop                     |
| DS1   | 1544 kbit/s interface rate                    |
| DTO   | Discrete Time Oscillator                      |
| E1    | 2048 kbit/s interface rate                    |
| 1/0   | Input - Output                                |
| LOF   | Loss of Frame Alignment                       |
| LOS   | Loss Of Signal                                |
| LQFP  | Low profile Quad Flat Pack                    |
| LVDS  | Low Voltage Differential Signal               |
| MTIE  | Maximum Time Interval Error                   |
| NE    | Network Element                               |
| OCXO  | Oven Controlled Crystal Oscillator            |
| PBO   | Phase Build-out                               |
| PDH   | Plesiochronous Digital Hierarchy              |
| PECL  | Positive Emitter Coupled Logic                |
| PFD   | Phase and Frequency Detector                  |
| PLL   | Phase Locked Loop                             |
| POR   | Power-On Reset                                |
| ppb   | parts per billion                             |
| ppm   | parts per million                             |
| р-р   | peak-to-peak                                  |
| R/W   | Read/Write                                    |
| rms   | root-mean-square                              |
| RO    | Read Only                                     |
| RoHS  | Restrictive Use of Certain Hazardous          |
|       | Substances (directive)                        |
| SDH   | Synchronous Digital Hierarchy                 |
| SEC   | SDH/SONET Equipment Clock                     |
| SETS  | Synchronous Equipment Timing source           |
| SONET | Synchronous Optical Network                   |
| SSU   | Synchronization Supply Unit                   |
| STM   | Synchronous Transport Module                  |
| TDEV  | Time Deviation                                |
| ТСХО  | Temperature Compensated Crystal<br>Oscillator |
| UI    | Unit Interval                                 |
| WEEE  | Waste Electrical and Electronic               |
| VVLLL | Equipment (directive)                         |

### References

FINAL

[1] ANSI T1.101-1999 (1999) Synchronization Interface Standard

[2] AT & T 62411 (12/1990) ACCUNET<sup>®</sup> T1.5 Service description and Interface Specification

[3] ETSI ETS 300 462-3, (01/1997) Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part 3: The control of jitter and wander within synchronization networks

[4] ETSI ETS 300 462-5 (09/1996) Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part 5: Timing characteristics of slave clocks suitable for operation in Synchronous Digital Hierarchy (SDH) equipment

[5] IEEE 1149.1 (1990) Standard Test Access Port and Boundary-Scan Architecture

[6] ITU-T G.703 (10/1998) (Physical/electrical characteristics of hierarchical digital interfaces

[7] ITU-T G.736 (03/1993) Characteristics of a synchronous digital multiplex equipment operating at 2048 kbit/s

[8] ITU-T G.742 (1988) Second order digital multiplex equipment operating at 8448 kbit/s, and using positive justification

[9] ITU-T G.783 (10/2000) Characteristics of synchronous digital hierarchy (SDH) equipment functional blocks

[10] ITU-T G.812 (06/1998) Timing requirements of slave clocks suitable for use as node clocks in synchronization networks

[11] ITU-T G.813 (08/1996) Timing characteristics of SDH equipment slave clocks (SEC)

[12] ITU-T G.822 (11/1988) Controlled slip rate objectives on an international digital connection

[13] ITU-T G.823 (03/2000) The control of jitter and wander within digital networks which are based on the 2048 kbit/s hierarchy



#### FINAL

### Trademark Acknowledgements

Semtech and the Semtech S logo are registered trademarks of Semtech Corporation.

ACCUNET<sup>®</sup> is a registered trademark of AT & T.

AMD is a registered trademark of Advanced Micro Devices, Inc.

C-MAC is a registered trademark of C-MAC MicroTechnology - a division of Solectron Corporation.

ICT Flexacom is a registered trademark of ICT Electronics.

Motorola is a registered trademark of Motorola, Inc.

Telcordia is a registered trademark of Telcordia Technologies.

[14] ITU-T G.824 (03/2000) The control of jitter and wander within digital networks

EMTECH

which are based on the 1544 kbit/s hierarchy

ADVANCED COMMUNICATIONS

#### [15] ITU-T G.825 (03/2000)

The control of jitter and wander within digital networks which are based on the Synchronous Digital Hierarchy (SDH)

#### [16] ITU-T K.41 (05/1998)

Resistibility of internal interfaces of telecommunication centres to surge overvoltages

[17] Telcordia GR-253-CORE, Issue 3 (09/2000) Synchronous Optical Network (SONET) Transport Systems: Common Generic Criteria

[18] Telcordia GR-499-CORE, Issue 2 (12/1998) Transport Systems Generic Requirements (TSGR) Common requirements

[19] Telcordia GR-1244-CORE, Issue 2 (12/2000) Clocks for the Synchronized Network: Common Generic Criteria

#### DATASHEET

DATASHEET



Revision 3.02/November 2005 © Semtech Corp.

### ADVANCED COMMUNICATIONS **Revision Status/History**

The Revision Status of the datasheet, as shown in the center of the datasheet header bar, may be DRAFT, PRELIMINARY, or FINAL, and refers to the status of the Device (not the datasheet) within the design cycle. DRAFT status is used when the design is being realized but is not yet physically available, and the datasheet content reflects the intention of the design. The datasheet is raised to PRELIMINARY status when initial prototype devices are physically available, and the datasheet content more accurately represents the realization of the design. The datasheet is only raised to FINAL status after

See particular revision

Reference

the device has been fully characterized, and the datasheet content updated with measured, rather than simulated parameter values.

This is a FINAL release (Revision 3.02) of the ACS8530 datasheet. Changes made for this document revision are given in Table 42, together with a brief summary of previous revisions. For specific changes between earlier revisions, refer (where available) to those earlier revisions. Always use the current version of the datasheet.

**Description of changes** 

Initial datasheet and minor revisions at Preliminary status

| 1.00/ February 2002 |                                                                                  | Defer to perfected and finition revisions at Preliminary Status                   |
|---------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 1.01/February 2002  |                                                                                  | Refer to particular release for changes made for that release.                    |
| 1.02/March 2002     |                                                                                  |                                                                                   |
| 1.03/March 2002     |                                                                                  |                                                                                   |
| 1.04/April 2002     |                                                                                  |                                                                                   |
| 1.05/April 2002     |                                                                                  |                                                                                   |
| 1.06/May 2002       |                                                                                  | First public release (Preliminary).                                               |
| 1.07/June 2002      |                                                                                  | Minor update.                                                                     |
| 1.08/January 2003   |                                                                                  | Minor update.                                                                     |
| 2.00/January 2003   |                                                                                  | Major revision, first at FINAL status and completely revised.                     |
| 3.00/September 2003 |                                                                                  | Major revision.                                                                   |
| 3.01/October 2003   |                                                                                  | Minor revision                                                                    |
| 3.02/November 2005  | Regs: 1D, 3C, 3D, 63, 64, 65 and 79                                              | Register description updated.                                                     |
|                     | Figures 23, 24 and 30                                                            | Figures updated.                                                                  |
|                     | Page 21                                                                          | "patent -pending" reference updated to "patented".                                |
|                     | Figure 5                                                                         | Title change and note added to Figure.                                            |
|                     | Table 31                                                                         | New row added for VDD5.                                                           |
|                     | Figure 19 and pin 68 (Table 2)                                                   | References added such that A(1) = CLKE in serial mode.                            |
|                     | Back page                                                                        | Former US mailing address removed. (Mail now delivered to main address).          |
|                     | Trademark Acknowledgements and Revision Status/History                           | Sections updated.                                                                 |
|                     | Front page bullets, back page Ordering<br>Information and Abbreviations sections | References to availability of a lead (Pb)-free packaged version (ACS8530T) added. |

Page 150

EMTECH

Table 42 Revision History

Revision

1.00/February 2002

### FINAL





Notes

ADVANCED COMMUNICATIONS

FINAL

ACS8530 SETS

DATASHEET



**FINAL** 

Table 43 Parts List

| Part Number | Description                                                          |
|-------------|----------------------------------------------------------------------|
| ACS8530     | SETS Synchronous Equipment Timing Source for Stratum 2/3E Systems    |
| ACS8530T    | Lead (Pb)-free packaged version of ACS8530; RoHS and WEEE compliant. |

### Disclaimers

Life support- This product is not designed or intended for use in life support equipment, devices or systems, or other critical applications. This product is not authorized or warranted by Semtech for such use.

Right to change- Semtech Corporation reserves the right to make changes, without notice, to this product. Customers are advised to obtain the latest version of the relevant information before placing orders.

Compliance to relevant standards- Operation of this device is subject to the User's implementation and design practices. It is the responsibility of the User to ensure equipment using this device is compliant to any relevant standards.

### Contacts

For Additional Information, contact the following:

#### Semtech Corporation Advanced Communications Products

- E-mail: sales@semtech.com acsupport@semtech.com
- Internet: <u>http://www.semtech.com</u>
- USA: 200 Flynn Road, Camarillo, CA 93012-8790 Tel: +1 805 498 2111, Fax: +1 805 498 3804
- FAR EAST: 11F, No. 46, Lane 11, Kuang Fu North Road, Taipei, R.O.C. Tel: +886 2 2748 3380 Fax: +886 2 2748 3390
- EUROPE: Semtech Ltd., Units 2 and 3, Park Court, Premier Way, Abbey Park Industrial Estate, Romsey, Hampshire, S051 9DN Tel: +44 (0)1794 527 600 Fax: +44 (0)1794 527 601



